DC Characteristics and Timing Specifications
Table 5–53 shows the JTAG timing parameters and values for Cyclone II
devices.
Table 5–53. Cyclone II JTAG Timing Parameters and Values
Symbol Parameter
Min
40
20
20
5
Max
—
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
tJCP
TCKclock period
tJCH
—
TCKclock high time
tJCL
—
TCKclock low time
tJPSU
tJPH
JTAG port setup time (2)
—
JTAG port hold time
10
—
—
—
5
—
tJPCO
tJPZX
tJPXZ
tJSSU
tJSH
JTAG port clock to output (2)
13
13
13
—
JTAG port high impedance to valid output (2)
JTAG port valid output to high impedance (2)
Capture register setup time (2)
Capture register hold time
10
—
—
—
—
tJSCO
tJSZX
tJSXZ
Update register clock to output
Update register high impedance to valid output
Update register valid output to high impedance
25
25
25
Notes to Table 5–53:
(1) This information is preliminary.
(2) This specification is shown for 3.3-V LVTTL/LVCMOS and 2.5-V LVTTL/LVCMOS operation of the JTAG pins. For
1.8-V LVTTL/LVCMOS and 1.5-V LVCMOS, the JTAG port and capture register clock setup time is 3 ns and port
clock to output time is 15 ns.
1
Cyclone II devices must be within the first 17 devices in a JTAG
chain. All of these devices have the same JTAG controller. If any
of the Cyclone II devices are in the 18th position or after they will
fail configuration. This does not affect the SignalTap® II logic
analyzer.
f
For more information on JTAG, refer to the IEEE 1149.1 (JTAG)
Boundary-Scan Testing for Cyclone II Devices chapter in the Cyclone II
Handbook.
Altera Corporation
February 2008
5–65
Cyclone II Device Handbook, Volume 1