欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP1SGX40GF1020I6 参数 Datasheet PDF下载

EP1SGX40GF1020I6图片预览
型号: EP1SGX40GF1020I6
PDF下载: 下载PDF文件 查看货源
内容描述: [Field Programmable Gate Array, 4697 CLBs, 41250-Cell, CMOS, PBGA1020, 33 X 33 MM, 1 MM PITCH, FBGA-1020]
分类和应用: 可编程逻辑
文件页数/大小: 272 页 / 1348 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第65页浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第66页浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第67页浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第68页浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第70页浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第71页浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第72页浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第73页  
Stratix GX Architecture  
Each LAB can use two asynchronous clear signals and an asynchronous  
load/preset signal. The asynchronous load acts as a preset when the  
asynchronous load data input is tied high.  
With the LAB-wide addnsubcontrol signal, a single LE can implement a  
one-bit adder and subtractor. This saves LE resources and improves  
performance for logic functions such as DSP correlators and signed  
multipliers that alternate between addition and subtraction depending  
on data.  
The LAB row clocks [7..0] and LAB local interconnect generate the LAB-  
TM  
wide control signals. The MultiTrack interconnect’s inherent low skew  
allows clock and control signal distribution in addition to data. Figure 4–3  
shows the LAB control signal generation circuit.  
Figure 4–3. LAB-Wide Control Signals  
Dedicated  
Row LAB  
Clocks  
8
Local  
Interconnect  
Local  
Interconnect  
Local  
Interconnect  
Local  
Interconnect  
Local  
Interconnect  
labclkena2  
labclkena1  
syncload  
labclr2  
addnsub  
Local  
Interconnect  
labclk1  
labclk2  
asyncload  
or labpre  
labclr1  
synclr  
The smallest unit of logic in the Stratix GX architecture, the LE, is compact  
and provides advanced features with efficient logic utilization. Each LE  
contains a four-input LUT, which is a function generator that can  
implement any function of four variables. In addition, each LE contains a  
programmable register and carry chain with carry select capability. A  
single LE also supports dynamic single bit addition or subtraction mode  
selectable by an LAB-wide control signal. Each LE drives all types of  
interconnects: local, row, column, LUT chain, register chain, and direct  
link interconnects. See Figure 4–4.  
Logic Elements  
Altera Corporation  
February 2005  
4–3  
Stratix GX Device Handbook, Volume 1  
 
 复制成功!