欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP1SGX40GF1020I6N 参数 Datasheet PDF下载

EP1SGX40GF1020I6N图片预览
型号: EP1SGX40GF1020I6N
PDF下载: 下载PDF文件 查看货源
内容描述: [Field Programmable Gate Array, 4697 CLBs, 41250-Cell, CMOS, PBGA1020, 33 X 33 MM, 1 MM PITCH, LEAD FREE, FBGA-1020]
分类和应用: 可编程逻辑
文件页数/大小: 279 页 / 3682 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP1SGX40GF1020I6N的Datasheet PDF文件第135页浏览型号EP1SGX40GF1020I6N的Datasheet PDF文件第136页浏览型号EP1SGX40GF1020I6N的Datasheet PDF文件第137页浏览型号EP1SGX40GF1020I6N的Datasheet PDF文件第138页浏览型号EP1SGX40GF1020I6N的Datasheet PDF文件第140页浏览型号EP1SGX40GF1020I6N的Datasheet PDF文件第141页浏览型号EP1SGX40GF1020I6N的Datasheet PDF文件第142页浏览型号EP1SGX40GF1020I6N的Datasheet PDF文件第143页  
Stratix GX Architecture  
Figure 4–44. EP1SGX40 Device Fast Regional Clock Pin Connections to Fast  
Regional Clocks  
Fast Clock  
Fast Clock  
Fast Clock  
Fast Clock  
[3]  
[2]  
[1]  
[0]  
fclk[1..0]  
[4]  
[5]  
[6]  
[7]  
Fast Clock  
Fast Clock  
Fast Clock  
Fast Clock  
Combined Resources  
Within each region, there are 22 distinct dedicated clocking resources  
consisting of 16 global clock lines, 4 regional clock lines, and 2 fast  
regional clock lines. Multiplexers are used with these clocks to form 8-bit  
busses to drive LAB row clocks, column IOE clocks, or row IOE clocks.  
Another multiplexer at the LAB level selects two of the eight row clocks  
to feed the LE registers within the LAB. See Figure 4–45.  
Altera Corporation  
February 2005  
4–73  
Stratix GX Device Handbook, Volume 1  
 复制成功!