欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP1S25F672I7N 参数 Datasheet PDF下载

EP1S25F672I7N图片预览
型号: EP1S25F672I7N
PDF下载: 下载PDF文件 查看货源
内容描述: [Field Programmable Gate Array, 25660-Cell, CMOS, PBGA672, 35 X 35 MM, 1.27 MM PITCH, LEAD FREE, BGA-672]
分类和应用: LTE可编程逻辑
文件页数/大小: 292 页 / 1528 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP1S25F672I7N的Datasheet PDF文件第25页浏览型号EP1S25F672I7N的Datasheet PDF文件第26页浏览型号EP1S25F672I7N的Datasheet PDF文件第27页浏览型号EP1S25F672I7N的Datasheet PDF文件第28页浏览型号EP1S25F672I7N的Datasheet PDF文件第30页浏览型号EP1S25F672I7N的Datasheet PDF文件第31页浏览型号EP1S25F672I7N的Datasheet PDF文件第32页浏览型号EP1S25F672I7N的Datasheet PDF文件第33页  
Stratix Architecture  
Figure 2–3. Direct Link Connection  
Direct link interconnect from  
left LAB, TriMatrix memory  
Direct link interconnect from  
right LAB, TriMatrix memory  
block, DSP block, or IOE output  
block, DSP block, or IOE output  
Direct link  
interconnect  
to right  
Direct link  
interconnect  
to left  
Local  
Interconnect  
LAB  
LAB Control Signals  
Each LAB contains dedicated logic for driving control signals to its LEs.  
The control signals include two clocks, two clock enables, two  
asynchronous clears, synchronous clear, asynchronous preset/load,  
synchronous load, and add/subtract control signals. This gives a  
maximum of 10 control signals at a time. Although synchronous load and  
clear signals are generally used when implementing counters, they can  
also be used with other functions.  
Each LAB can use two clocks and two clock enable signals. Each LAB’s  
clock and clock enable signals are linked. For example, any LE in a  
particular LAB using the labclk1signal will also use labclkena1. If  
the LAB uses both the rising and falling edges of a clock, it also uses both  
LAB-wide clock signals. De-asserting the clock enable signal will turn off  
the LAB-wide clock.  
Each LAB can use two asynchronous clear signals and an asynchronous  
load/preset signal. The asynchronous load acts as a preset when the  
asynchronous load data input is tied high.  
Altera Corporation  
July 2005  
2–5  
Stratix Device Handbook, Volume 1