欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP1S25F672I7N 参数 Datasheet PDF下载

EP1S25F672I7N图片预览
型号: EP1S25F672I7N
PDF下载: 下载PDF文件 查看货源
内容描述: [Field Programmable Gate Array, 25660-Cell, CMOS, PBGA672, 35 X 35 MM, 1.27 MM PITCH, LEAD FREE, BGA-672]
分类和应用: LTE可编程逻辑
文件页数/大小: 292 页 / 1528 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP1S25F672I7N的Datasheet PDF文件第21页浏览型号EP1S25F672I7N的Datasheet PDF文件第22页浏览型号EP1S25F672I7N的Datasheet PDF文件第23页浏览型号EP1S25F672I7N的Datasheet PDF文件第24页浏览型号EP1S25F672I7N的Datasheet PDF文件第26页浏览型号EP1S25F672I7N的Datasheet PDF文件第27页浏览型号EP1S25F672I7N的Datasheet PDF文件第28页浏览型号EP1S25F672I7N的Datasheet PDF文件第29页  
2. Stratix Architecture  
S51002-3.2  
Stratix® devices contain a two-dimensional row- and column-based  
architecture to implement custom logic. A series of column and row  
interconnects of varying length and speed provide signal interconnects  
between logic array blocks (LABs), memory block structures, and DSP  
blocks.  
Functional  
Description  
The logic array consists of LABs, with 10 logic elements (LEs) in each  
LAB. An LE is a small unit of logic providing efficient implementation of  
user logic functions. LABs are grouped into rows and columns across the  
device.  
M512 RAM blocks are simple dual-port memory blocks with 512 bits plus  
parity (576 bits). These blocks provide dedicated simple dual-port or  
single-port memory up to 18-bits wide at up to 318 MHz. M512 blocks are  
grouped into columns across the device in between certain LABs.  
M4K RAM blocks are true dual-port memory blocks with 4K bits plus  
parity (4,608 bits). These blocks provide dedicated true dual-port, simple  
dual-port, or single-port memory up to 36-bits wide at up to 291 MHz.  
These blocks are grouped into columns across the device in between  
certain LABs.  
M-RAM blocks are true dual-port memory blocks with 512K bits plus  
parity (589,824 bits). These blocks provide dedicated true dual-port,  
simple dual-port, or single-port memory up to 144-bits wide at up to  
269 MHz. Several M-RAM blocks are located individually or in pairs  
within the device’s logic array.  
Digital signal processing (DSP) blocks can implement up to either eight  
full-precision 9 × 9-bit multipliers, four full-precision 18 × 18-bit  
multipliers, or one full-precision 36 × 36-bit multiplier with add or  
subtract features. These blocks also contain 18-bit input shift registers for  
digital signal processing applications, including FIR and infinite impulse  
response (IIR) filters. DSP blocks are grouped into two columns in each  
device.  
Each Stratix device I/O pin is fed by an I/O element (IOE) located at the  
end of LAB rows and columns around the periphery of the device. I/O  
pins support numerous single-ended and differential I/O standards.  
Each IOE contains a bidirectional I/O buffer and six registers for  
registering input, output, and output-enable signals. When used with  
Altera Corporation  
July 2005  
2–1