欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP1S25F672I7N 参数 Datasheet PDF下载

EP1S25F672I7N图片预览
型号: EP1S25F672I7N
PDF下载: 下载PDF文件 查看货源
内容描述: [Field Programmable Gate Array, 25660-Cell, CMOS, PBGA672, 35 X 35 MM, 1.27 MM PITCH, LEAD FREE, BGA-672]
分类和应用: LTE可编程逻辑
文件页数/大小: 292 页 / 1528 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP1S25F672I7N的Datasheet PDF文件第15页浏览型号EP1S25F672I7N的Datasheet PDF文件第16页浏览型号EP1S25F672I7N的Datasheet PDF文件第17页浏览型号EP1S25F672I7N的Datasheet PDF文件第18页浏览型号EP1S25F672I7N的Datasheet PDF文件第20页浏览型号EP1S25F672I7N的Datasheet PDF文件第21页浏览型号EP1S25F672I7N的Datasheet PDF文件第22页浏览型号EP1S25F672I7N的Datasheet PDF文件第23页  
1. Introduction  
S51001-3.2  
The Stratix® family of FPGAs is based on a 1.5-V, 0.13-µm, all-layer copper  
SRAM process, with densities of up to 79,040 logic elements (LEs) and up  
to 7.5 Mbits of RAM. Stratix devices offer up to 22 digital signal  
processing (DSP) blocks with up to 176 (9-bit × 9-bit) embedded  
multipliers, optimized for DSP applications that enable efficient  
implementation of high-performance filters and multipliers. Stratix  
devices support various I/O standards and also offer a complete clock  
management solution with its hierarchical clock structure with up to  
420-MHz performance and up to 12 phase-locked loops (PLLs).  
Introduction  
The following shows the main sections in the Stratix Device Family Data  
Sheet:  
Section  
Page  
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1–2  
Functional Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2–1  
Logic Array Blocks. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2–3  
Logic Elements . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2–6  
MultiTrack Interconnect . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2–14  
TriMatrix Memory. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2–21  
Digital Signal Processing Block . . . . . . . . . . . . . . . . . . . . . . . . 2–52  
PLLs & Clock Networks . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2–73  
I/O Structure . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2–104  
High-Speed Differential I/O Support. . . . . . . . . . . . . . . . . . 2–130  
Power Sequencing & Hot Socketing . . . . . . . . . . . . . . . . . . . 2–140  
IEEE Std. 1149.1 (JTAG) Boundary-Scan Support. . . . . . . . . . 3–1  
SignalTap II Embedded Logic Analyzer . . . . . . . . . . . . . . . . . 3–5  
Configuration . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3–5  
Temperature Sensing Diode. . . . . . . . . . . . . . . . . . . . . . . . . . . 3–13  
Operating Conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4–1  
Power Consumption . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4–17  
Timing Model. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4–19  
Software. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5–1  
Device Pin-Outs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5–1  
Ordering Information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5–1  
Altera Corporation  
July 2005  
1–1