欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP1S20F672C7N 参数 Datasheet PDF下载

EP1S20F672C7N图片预览
型号: EP1S20F672C7N
PDF下载: 下载PDF文件 查看货源
内容描述: [Field Programmable Gate Array, 2132 CLBs, 18460-Cell, CMOS, PBGA672, 35 X 35 MM, 1.27 MM PITCH, LEAD FREE, BGA-672]
分类和应用:
文件页数/大小: 292 页 / 1528 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP1S20F672C7N的Datasheet PDF文件第23页浏览型号EP1S20F672C7N的Datasheet PDF文件第24页浏览型号EP1S20F672C7N的Datasheet PDF文件第25页浏览型号EP1S20F672C7N的Datasheet PDF文件第26页浏览型号EP1S20F672C7N的Datasheet PDF文件第28页浏览型号EP1S20F672C7N的Datasheet PDF文件第29页浏览型号EP1S20F672C7N的Datasheet PDF文件第30页浏览型号EP1S20F672C7N的Datasheet PDF文件第31页  
Stratix Architecture
The number of M512 RAM, M4K RAM, and DSP blocks varies by device
along with row and column numbers and M-RAM blocks.
lists
the resources available in Stratix devices.
Table 2–1. Stratix Device Resources
Device
EP1S10
EP1S20
EP1S25
EP1S30
EP1S40
EP1S60
EP1S80
M512 RAM
M4K RAM
Columns/Blocks Columns/Blocks
4 / 94
6 / 194
6 / 224
7 / 295
8 / 384
10 / 574
11 / 767
2 / 60
2 / 82
3 / 138
3 / 171
3 / 183
4 / 292
4 / 364
M-RAM
Blocks
1
2
2
4
4
6
9
DSP Block
Columns/Blocks
2/6
2 / 10
2 / 10
2 / 12
2 / 14
2 / 18
2 / 22
LAB
Columns
40
52
62
67
77
90
101
LAB Rows
30
41
46
57
61
73
91
Logic Array
Blocks
Each LAB consists of 10 LEs, LE carry chains, LAB control signals, local
interconnect, LUT chain, and register chain connection lines. The local
interconnect transfers signals between LEs in the same LAB. LUT chain
connections transfer the output of one LE’s LUT to the adjacent LE for fast
sequential LUT connections within the same LAB. Register chain
connections transfer the output of one LE’s register to the adjacent LE’s
register within an LAB. The Quartus
®
II Compiler places associated logic
within an LAB or adjacent LABs, allowing the use of local, LUT chain,
and register chain connections for performance and area efficiency.
shows the Stratix LAB.
Altera Corporation
July 2005
2–3
Stratix Device Handbook, Volume 1