欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP1C12F324I6 参数 Datasheet PDF下载

EP1C12F324I6图片预览
型号: EP1C12F324I6
PDF下载: 下载PDF文件 查看货源
内容描述: 气旋FPGA系列 [Cyclone FPGA Family]
分类和应用: 现场可编程门阵列可编程逻辑时钟
文件页数/大小: 94 页 / 1066 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP1C12F324I6的Datasheet PDF文件第37页浏览型号EP1C12F324I6的Datasheet PDF文件第38页浏览型号EP1C12F324I6的Datasheet PDF文件第39页浏览型号EP1C12F324I6的Datasheet PDF文件第40页浏览型号EP1C12F324I6的Datasheet PDF文件第42页浏览型号EP1C12F324I6的Datasheet PDF文件第43页浏览型号EP1C12F324I6的Datasheet PDF文件第44页浏览型号EP1C12F324I6的Datasheet PDF文件第45页  
Preliminary Information  
Cyclone FPGA Family Data Sheet  
Each PLL has one pre-scale divider, n, that can range in value from 1 to 32.  
Each PLL also has one multiply divider, m, that can range in value from 2  
to 32. Global clock outputs have two post scale G dividers for global clock  
outputs, and external clock outputs have an E divider for external clock  
output, both ranging from 1 to 32. The Quartus II software automatically  
chooses the appropriate scaling factors according to the input frequency,  
multiplication, and division values entered.  
External Clock Inputs  
Each PLL supports single-ended or differential inputs for source-  
synchronous receivers or for general-purpose use. The dedicated clock  
pins (CLK[3..0]) feed the PLL inputs. These dual-purpose pins can also  
act as LVDS input pins. See Figure 25.  
Table 11 shows the I/O standards supported by PLL input and output  
pins.  
Table 11. PLL I/O Standards  
I/O Standard  
3.3-V LVTTL/LVCMOS  
2.5-V LVTTL/LVCMOS  
1.8-V LVTTL/LVCMOS  
1.5-V LVCMOS  
3.3-V PCI  
CLK Input  
EXTCLK Output  
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
LVDS  
SSTL-2 class I  
SSTL-2 class II  
SSTL-3 class I  
SSTL-3 class II  
Differential SSTL-2  
For more information on LVDS I/O support, see “LVDS I/O Pins” on  
page 59.  
External Clock Outputs  
Each PLL supports one differential or one single-ended output for source-  
synchronous transmitters or for general-purpose external clocks. If the  
PLL does not use these PLL_OUTpins, the pins are available for use as  
general-purpose I/O pins. The PLL_OUTpins support all I/O standards  
shown in Table 11.  
Altera Corporation  
41  
 复制成功!