欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP1C12Q256C7ES 参数 Datasheet PDF下载

EP1C12Q256C7ES图片预览
型号: EP1C12Q256C7ES
PDF下载: 下载PDF文件 查看货源
内容描述: 气旋FPGA系列数据手册 [Cyclone FPGA Family Data Sheet]
分类和应用:
文件页数/大小: 104 页 / 1360 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP1C12Q256C7ES的Datasheet PDF文件第8页浏览型号EP1C12Q256C7ES的Datasheet PDF文件第9页浏览型号EP1C12Q256C7ES的Datasheet PDF文件第10页浏览型号EP1C12Q256C7ES的Datasheet PDF文件第11页浏览型号EP1C12Q256C7ES的Datasheet PDF文件第13页浏览型号EP1C12Q256C7ES的Datasheet PDF文件第14页浏览型号EP1C12Q256C7ES的Datasheet PDF文件第15页浏览型号EP1C12Q256C7ES的Datasheet PDF文件第16页  
Cyclone Device Handbook, Volume 1
Figure 2–5. Cyclone LE
Register chain
routing from
previous LE
LAB-wide
Register Bypass
Synchronous
Load
LAB-wide
Packed
Synchronous
Register Select
Clear
LAB Carry-In
addnsub
Carry-In1
Carry-In0
Programmable
Register
LUT chain
routing to next LE
Row, column,
and direct link
routing
data1
data2
data3
data4
ENA
CLRN
Look-Up
Table
(LUT)
Carry
Chain
Synchronous
Load and
Clear Logic
PRN/ALD
D
Q
ADATA
Row, column,
and direct link
routing
labclr1
labclr2
labpre/aload
Chip-Wide
Reset
Asynchronous
Clear/Preset/
Load Logic
Local Routing
Clock &
Clock Enable
Select
labclk1
labclk2
labclkena1
labclkena2
Register
Feedback
Register chain
output
Carry-Out0
Carry-Out1
LAB Carry-Out
Each LE's programmable register can be configured for D, T, JK, or SR
operation. Each register has data, true asynchronous load data, clock,
clock enable, clear, and asynchronous load/preset inputs. Global signals,
general-purpose I/O pins, or any internal logic can drive the register's
clock and clear control signals. Either general-purpose I/O pins or
internal logic can drive the clock enable, preset, asynchronous load, and
asynchronous data. The asynchronous load data input comes from the
data3
input of the LE. For combinatorial functions, the LUT output
bypasses the register and drives directly to the LE outputs.
Each LE has three outputs that drive the local, row, and column routing
resources. The LUT or register output can drive these three outputs
independently. Two LE outputs drive column or row and direct link
routing connections and one drives local interconnect resources. This
allows the LUT to drive one output while the register drives another
output. This feature, called register packing, improves device utilization
because the device can use the register and the LUT for unrelated
2–6
Preliminary
Altera Corporation
January 2007