欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP1C12Q256C7ES 参数 Datasheet PDF下载

EP1C12Q256C7ES图片预览
型号: EP1C12Q256C7ES
PDF下载: 下载PDF文件 查看货源
内容描述: 气旋FPGA系列数据手册 [Cyclone FPGA Family Data Sheet]
分类和应用:
文件页数/大小: 104 页 / 1360 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP1C12Q256C7ES的Datasheet PDF文件第7页浏览型号EP1C12Q256C7ES的Datasheet PDF文件第8页浏览型号EP1C12Q256C7ES的Datasheet PDF文件第9页浏览型号EP1C12Q256C7ES的Datasheet PDF文件第10页浏览型号EP1C12Q256C7ES的Datasheet PDF文件第12页浏览型号EP1C12Q256C7ES的Datasheet PDF文件第13页浏览型号EP1C12Q256C7ES的Datasheet PDF文件第14页浏览型号EP1C12Q256C7ES的Datasheet PDF文件第15页  
Logic Elements
With the LAB-wide
addnsub
control signal, a single LE can implement a
one-bit adder and subtractor. This saves LE resources and improves
performance for logic functions such as DSP correlators and signed
multipliers that alternate between addition and subtraction depending
on data.
The LAB row clocks [5..0] and LAB local interconnect generate the LAB-
wide control signals. The MultiTrack
TM
interconnect's inherent low skew
allows clock and control signal distribution in addition to data.
Figure 2–4
shows the LAB control signal generation circuit.
Figure 2–4. LAB-Wide Control Signals
Dedicated
LAB Row
Clocks
Local
Interconnect
Local
Interconnect
6
Local
Interconnect
Local
Interconnect
Local
Interconnect
Local
Interconnect
labclk1
labclkena1
labclkena2
syncload
labclr2
addnsub
labclk2
asyncload
or labpre
labclr1
synclr
Logic Elements
The smallest unit of logic in the Cyclone architecture, the LE, is compact
and provides advanced features with efficient logic utilization. Each LE
contains a four-input LUT, which is a function generator that can
implement any function of four variables. In addition, each LE contains a
programmable register and carry chain with carry select capability. A
single LE also supports dynamic single bit addition or subtraction mode
selectable by an LAB-wide control signal. Each LE drives all types of
interconnects: local, row, column, LUT chain, register chain, and direct
link interconnects. See
Figure 2–5.
Altera Corporation
January 2007
2–5
Preliminary