欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP1AGX35CF780C6N 参数 Datasheet PDF下载

EP1AGX35CF780C6N图片预览
型号: EP1AGX35CF780C6N
PDF下载: 下载PDF文件 查看货源
内容描述: 第一节的Arria GX器件数据手册 [Section I. Arria GX Device Data Sheet]
分类和应用: 可编程逻辑
文件页数/大小: 234 页 / 3509 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP1AGX35CF780C6N的Datasheet PDF文件第4页浏览型号EP1AGX35CF780C6N的Datasheet PDF文件第5页浏览型号EP1AGX35CF780C6N的Datasheet PDF文件第6页浏览型号EP1AGX35CF780C6N的Datasheet PDF文件第7页浏览型号EP1AGX35CF780C6N的Datasheet PDF文件第9页浏览型号EP1AGX35CF780C6N的Datasheet PDF文件第10页浏览型号EP1AGX35CF780C6N的Datasheet PDF文件第11页浏览型号EP1AGX35CF780C6N的Datasheet PDF文件第12页  
2–2
Chapter 2: Arria GX Architecture
Transceivers
shows a high-level diagram of the transceiver block architecture divided
into four channels.
Figure 2–1.
Transceiver Block
Transceiver Block
RX1
Channel 1
TX1
RX0
Arria GX
Logic Array
Channel 0
TX0
Supporting Blocks
(PLLs, State Machines,
Programming)
REFCLK_1
REFCLK_0
RX2
Channel 2
TX2
RX3
Channel 3
TX3
Each transceiver block has:
Four transceiver channels with dedicated physical coding sublayer (PCS) and
physical media attachment (PMA) circuitry
One transmitter PLL that takes in a reference clock and generates high-speed serial
clock depending on the functional mode
Four receiver PLLs and clock recovery unit (CRU) to recover clock and data from
the received serial data stream
State machines and other logic to implement special features required to support
each protocol
shows functional blocks that make up a transceiver channel.
Figure 2–2.
Arria GX Transceiver Channel Block Diagram
PMA Analog Section
n
Deserializer
(1)
Clock
Recovery
Unit
PCS Digital Section
FPGA Fabric
Word
Aligner
Rate
Matcher
XAUI
Lane
Deskew
8B/10B
Decoder
Phase
Compensation
FIFO Buffer
m
(2)
Byte
Deserializer
Reference
Clock
Receiver
PLL
Reference
Clock
Transmitter
PLL
n
Serializer
(1)
8B/10B
Encoder
Byte
Serializer
Phase
Compensation
FIFO Buffer
m
(2)
Notes to
(1) “n” represents the number of bits in each word that must be serialized by the transmitter portion of the PMA.
n = 8 or 10.
(2) “m” represents the number of bits in the word that passes between the FPGA logic and the PCS portion of the transceiver. m = 8, 10, 16, or 20.
Arria GX Device Handbook, Volume 1
© December 2009
Altera Corporation