欢迎访问ic37.com |
会员登录 免费注册
发布采购

DIFFCLK_4P 参数 Datasheet PDF下载

DIFFCLK_4P图片预览
型号: DIFFCLK_4P
PDF下载: 下载PDF文件 查看货源
内容描述: 的Cyclone III器件手册 [Cyclone III Device Handbook]
分类和应用:
文件页数/大小: 274 页 / 7302 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号DIFFCLK_4P的Datasheet PDF文件第69页浏览型号DIFFCLK_4P的Datasheet PDF文件第70页浏览型号DIFFCLK_4P的Datasheet PDF文件第71页浏览型号DIFFCLK_4P的Datasheet PDF文件第72页浏览型号DIFFCLK_4P的Datasheet PDF文件第74页浏览型号DIFFCLK_4P的Datasheet PDF文件第75页浏览型号DIFFCLK_4P的Datasheet PDF文件第76页浏览型号DIFFCLK_4P的Datasheet PDF文件第77页  
Chapter 5: Clock Networks and PLLs in the Cyclone III Device Family  
5–13  
Clock Feedback Modes  
No Compensation Mode  
In no compensation mode, the PLL does not compensate for any clock networks. This  
provides better jitter performance because clock feedback into the PFD does not pass  
through as much circuitry. Both the PLL internal and external clock outputs are  
phase-shifted with respect to the PLL clock input.  
Figure 5–9 shows a waveform example of the phase relationship of the PLL clock in  
this mode.  
Figure 5–9. Phase Relationship Between PLL Clocks in No Compensation Mode  
Phase Aligned  
PLL Reference  
Clock at the Input Pin  
PLL Clock at the  
Register Clock Port  
(1), (2)  
External PLL Clock  
Outputs (2)  
Notes to Figure 5–9:  
(1) Internal clocks fed by the PLL are phase-aligned to each other.  
(2) The PLL clock outputs can lead or lag the PLL input clocks.  
Normal Mode  
An internal clock in normal mode is phase-aligned to the input clock pin. The external  
clock output pin has a phase delay relative to the clock input pin if connected in this  
mode. The Quartus II software timing analyzer reports any phase difference between  
the two. In normal mode, the PLL fully compensates the delay introduced by the  
GCLK network.  
July 2012 Altera Corporation  
Cyclone III Device Handbook  
Volume 1