欢迎访问ic37.com |
会员登录 免费注册
发布采购

CLK12P 参数 Datasheet PDF下载

CLK12P图片预览
型号: CLK12P
PDF下载: 下载PDF文件 查看货源
内容描述: 的Stratix II器件手册,卷1 [Stratix II Device Handbook, Volume 1]
分类和应用:
文件页数/大小: 768 页 / 5210 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号CLK12P的Datasheet PDF文件第43页浏览型号CLK12P的Datasheet PDF文件第44页浏览型号CLK12P的Datasheet PDF文件第45页浏览型号CLK12P的Datasheet PDF文件第46页浏览型号CLK12P的Datasheet PDF文件第48页浏览型号CLK12P的Datasheet PDF文件第49页浏览型号CLK12P的Datasheet PDF文件第50页浏览型号CLK12P的Datasheet PDF文件第51页  
Stratix II Architecture  
Table 2–3. TriMatrix Memory Features (Part 2 of 2)  
M512 RAM Block  
Memory Feature  
M4K RAM Block  
(128 × 36 Bits)  
M-RAM Block  
(4K × 144 Bits)  
(32 × 18 Bits)  
Simple dual-port memory  
mixed width support  
v
v
v
v
v
True dual-port memory  
mixed width support  
Power-up conditions  
Register clears  
Outputs cleared  
Output registers  
Outputs cleared  
Output registers  
Outputs unknown  
Output registers  
Mixed-port read-during-write Unknown output/old data Unknown output/old data Unknown output  
Configurations  
512 × 1  
256 × 2  
128 × 4  
64 × 8  
64 × 9  
32 × 16  
32 × 18  
4K × 1  
2K × 2  
1K × 4  
512 × 8  
512 × 9  
256 × 16  
256 × 18  
128 × 32  
128 × 36  
64K × 8  
64K × 9  
32K × 16  
32K × 18  
16K × 32  
16K × 36  
8K × 64  
8K × 72  
4K × 128  
4K × 144  
Notes to Table 2–3:  
(1) The M-RAM block does not support memory initializations. However, the M-RAM block can emulate a ROM  
function using a dual-port RAM bock. The Stratix II device must write to the dual-port memory once and then  
disable the write-enable ports afterwards.  
Memory Block Size  
TriMatrix memory provides three different memory sizes for efficient  
application support. The Quartus II software automatically partitions the  
user-defined memory into the embedded memory blocks using the most  
efficient size combinations. You can also manually assign the memory to  
a specific block size or a mixture of block sizes.  
When applied to input registers, the asynchronous clear signal for the  
TriMatrix embedded memory immediately clears the input registers.  
However, the output of the memory block does not show the effects until  
the next clock edge. When applied to output registers, the asynchronous  
clear signal clears the output registers and the effects are seen  
immediately.  
Altera Corporation  
May 2007  
2–29  
Stratix II Device Handbook, Volume 1  
 复制成功!