欢迎访问ic37.com |
会员登录 免费注册
发布采购

CLK12P 参数 Datasheet PDF下载

CLK12P图片预览
型号: CLK12P
PDF下载: 下载PDF文件 查看货源
内容描述: 的Stratix II器件手册,卷1 [Stratix II Device Handbook, Volume 1]
分类和应用:
文件页数/大小: 768 页 / 5210 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号CLK12P的Datasheet PDF文件第237页浏览型号CLK12P的Datasheet PDF文件第238页浏览型号CLK12P的Datasheet PDF文件第239页浏览型号CLK12P的Datasheet PDF文件第240页浏览型号CLK12P的Datasheet PDF文件第242页浏览型号CLK12P的Datasheet PDF文件第243页浏览型号CLK12P的Datasheet PDF文件第244页浏览型号CLK12P的Datasheet PDF文件第245页  
DC & Switching Characteristics  
Table 5–97. DQS Phase Jitter Specifications for DLL-Delayed Clock  
(tDQS PHASE_JITTER) Note (1)  
Number of DQS Delay  
Buffer Stages (2)  
DQS Phase Jitter  
Unit  
1
2
3
4
30  
60  
ps  
ps  
ps  
ps  
90  
120  
Notes to Table 5–97:  
(1) Peak-to-peak phase jitter on the phase shifted DDS clock (digital jitter is caused  
by DLL tracking).  
(2) Delay stages used for requested DQS phase shift are reported in your project’s  
Compilation Report in the Quartus II software.  
Table 5–98. DQS Phase-Shift Error Specifications for DLL-Delayed Clock (tDQS_PSERR)  
(1)  
Number of DQS Delay Buffer Stages (2) –3 Speed Grade –4 Speed Grade –5 Speed Grade  
Unit  
1
2
3
4
25  
50  
30  
60  
35  
70  
ps  
ps  
ps  
ps  
75  
90  
105  
140  
100  
120  
Notes to Table 5–98:  
(1) This error specification is the absolute maximum and minimum error. For example, skew on three delay buffer  
stages in a C3 speed grade is 75 ps or 37.5 ps.  
(2) Delay stages used for requested DQS phase shift are reported in your project’s Compilation Report in the  
Quartus II software.  
Table 5–99. DQS Bus Clock Skew Adder Specifications  
(tDQS_CLOCK_SKEW_ADDER)  
Mode  
DQS Clock Skew Adder  
Unit  
×4 DQ per DQS  
×9 DQ per DQS  
×18 DQ per DQS  
×36 DQ per DQS  
40  
70  
75  
95  
ps  
ps  
ps  
ps  
Note to Table 5–99:  
(1) This skew specification is the absolute maximum and minimum skew. For  
example, skew on a ×4 DQ group is 40 ps or 20 ps.  
Altera Corporation  
April 2011  
5–95  
Stratix II Device Handbook, Volume 1