May 2001
®
AS4LC4M4F1
4M×4 CMOS DRAM (Fast Page) 3.3V Family
Features
• Organization: 4,194,304 words × 4 bits
• High speed
- 50/60 ns RAS access time
- 25/30 ns column address access time
- 12/15 ns CAS access time
• Refresh
- 2048 refresh cycles, 32 ms refresh interval
- RAS-only or CAS-before-RAS refresh or self-refresh
• TTL-compatible, three-state I/O
• JEDEC standard package
- 300 mil, 24/26-pin SOJ
• Low power consumption
- Active: 500 mW max
- Standby: 3.6 mW max, CMOS I/O
• Fast page mode
• 3.3V power supply
• Latch-up current
≥
200 mA
• ESD protection
≥
2000 volts
• Industrial and commercial temperature available
Pin arrangement
SOJ
V
CC
I/O0
I/O1
WE
RAS
NC
A10
A0
A1
A2
A3
V
CC
1
2
3
4
5
6
8
9
10
11
12
13
26
25
24
23
22
21
19
18
17
16
15
14
GND
I/O3
I/O2
CAS
OE
A9
A8
A7
A6
A5
A4
GND
V
CC
I/O0
I/O1
WE
RAS
NC
A10
A0
A1
A2
A3
V
CC
1
2
3
4
5
6
8
9
10
11
12
13
Pin designation
TSOP*
19
18
17
16
15
14
26
25
24
23
22
21
GND
I/O3
I/O2
CAS
OE
A9
A8
A7
A6
A5
A4
GND
Pin(s)
A0 to A10
RAS
CAS
WE
I/O0 to I/O3
OE
V
CC
GND
Description
Address inputs
Row address strobe
Column address strobe
Write enable
Input/output
Output enable
Power
Ground
AS4LC4M4F1
*TSOP availability to be determined
Selection guide
Symbol
Maximum RAS access time
Maximum column address access time
Maximum CAS access time
Maximum output enable (OE) access time
Minimum read or write cycle time
Minimum fast page mode cycle time
Maximum operating current
Maximum CMOS standby current
t
RAC
t
CAA
t
CAC
t
OEA
t
RC
t
PC
I
CC1
I
CC5
AS4LC4M4F1-50
50
25
12
13
80
25
120
1.0
AS4LC4M4F1-60
60
30
15
15
100
30
110
1.0
Unit
ns
ns
ns
ns
ns
ns
mA
mA
5/16/01; v.1.0 Restored
Alliance Semiconductor
AS4LC4M4F1
P. 1 of 14
Copyright © Alliance Semiconductor. All rights reserved.