欢迎访问ic37.com |
会员登录 免费注册
发布采购

AK4634 参数 Datasheet PDF下载

AK4634图片预览
型号: AK4634
PDF下载: 下载PDF文件 查看货源
内容描述: 16位单声道编解码器与ALC & MIC / SPK- AMP [16-Bit Mono CODEC with ALC & MIC/SPK-AMP]
分类和应用: 解码器编解码器
文件页数/大小: 77 页 / 959 K
品牌: AKM [ ASAHI KASEI MICROSYSTEMS ]
 浏览型号AK4634的Datasheet PDF文件第52页浏览型号AK4634的Datasheet PDF文件第53页浏览型号AK4634的Datasheet PDF文件第54页浏览型号AK4634的Datasheet PDF文件第55页浏览型号AK4634的Datasheet PDF文件第57页浏览型号AK4634的Datasheet PDF文件第58页浏览型号AK4634的Datasheet PDF文件第59页浏览型号AK4634的Datasheet PDF文件第60页  
[AK4634]  
Serial Control Interface  
(1) 3-wire Serial Control Mode (I2C pin = “L”)  
Internal registers may be written and read by using the 3-wire µP interface pins (CSN, CCLK and CDTIO). The data on  
this interface consists of Read/Write, Register address (MSB first, 7bits) and Control data (MSB first, 8bits). Address and  
data is clocked in on the rising edge of CCLK and data is clocked out on the falling edge. Data writing is valid on the  
rising edge of the 16th CCLK after the falling edge of CSN. CSN should be set to “H” every after a data writing for each  
address. In reading operation, the CDTIO pin changes to output mode at the falling edge of 8th CCLK and outputs  
D7-D0. The output finishes on the rising edge of CSN. However this reading function is available only at READ bit = “1”.  
When READ bit = “0”, the CDTIO pin stays as Hi-Z even after the falling edge of 8th CCLK. The CDTIO pin is placed  
in a Hi-Z state except outputting data at read operation mode. The clock speed of CCLK is 5MHz (max). The value of  
internal registers is initialized at the PDN pin = “L”.  
Note 38. It is available for reading the address 00H ~ 11H, 20H ~ 24H and 30H. When reading the address 12H ~ 1FH,  
25H ~ 2F and 31H ~ 4FH, the register values are invalid.  
CSN  
2
6
7
8
9
10 11  
12 13 14 15  
0
1
3
4
5
Clock, “H” or “L”  
“H” or “L”  
Clock, “H” or “L”  
CCLK  
R/W  
A6 A5  
A4 A3 A2 A1 A0 D7 D6 D5 D4 D3 D2 D1 D0 “H” or “L”  
CDTIO  
R/W:  
READ/WRITE (“1”: WRITE, “0”: READ)  
A6-A0: Register Address  
D7-D0: Control data  
Figure 47. Serial Control I/F Timing  
Rev. 0.5  
2007/10  
- 56 -  
 
 复制成功!