欢迎访问ic37.com |
会员登录 免费注册
发布采购

AK4562 参数 Datasheet PDF下载

AK4562图片预览
型号: AK4562
PDF下载: 下载PDF文件 查看货源
内容描述: 与PGA低功耗CODEC 20BIT [LOW POWER 20BIT CODEC WITH PGA]
分类和应用:
文件页数/大小: 29 页 / 168 K
品牌: AKM [ ASAHI KASEI MICROSYSTEMS ]
 浏览型号AK4562的Datasheet PDF文件第9页浏览型号AK4562的Datasheet PDF文件第10页浏览型号AK4562的Datasheet PDF文件第11页浏览型号AK4562的Datasheet PDF文件第12页浏览型号AK4562的Datasheet PDF文件第14页浏览型号AK4562的Datasheet PDF文件第15页浏览型号AK4562的Datasheet PDF文件第16页浏览型号AK4562的Datasheet PDF文件第17页  
ASAHI KASEI  
[AK4562]  
LRCK  
0
1
2
8
9
10  
20  
21  
31  
0
1
2
8
9
10  
20  
21  
31  
0
1
BCLK(64fs)  
SDTO(o)  
19 18  
12 11 10  
23 22  
0
19 18  
12 11 10  
23 22  
Don’t Care  
0
19  
12 11  
1
0
12 11  
1
0
Don’t Care  
SDTI(i)  
SDTO-19:MSB, 0:LSB; SDTI-23:MSB, 0:LSB  
Lch Data  
Rch Data  
Figure 9. Audio Data Format (No.2)  
LRCK  
0
1
2
3
19  
20  
21  
22  
23  
24  
25  
0
1
2
3
19  
20  
21  
22  
23  
24  
25  
0
1
BCLK(64fs)  
SDTO(o)  
19 18  
19 18  
1
1
0
0
19 18  
19 18  
1
1
0
0
Don’t Care  
Don’t Care  
SDTI(i)  
19:MSB, 0:LSB  
Lch Data  
Figure 10. Audio Data Format (No.3)  
Rch Data  
n Digital High Pass Filter  
The AK4562 has a Digital High Pass Filter (HPF) to cancel DC-offset in ADC and IPGA. The cut-off frequency of the  
HPF is 3.4Hz at fs=44.1kHz. It also scales with the sampling frequency (fs).  
n System Reset & Offset Calibration  
The AK4562 should be reset once by bringing PDN pin “L” after power-up. The control register values are initialized by  
PDN “L”.  
Offset calibration starts by PDN pin “L” to “H”. It takes 4128/fs to offset calibration cycle. During offset calibration, the  
ADC digital data outputs of both channels are forced to a 2’s compliment “0”. Output data of settles data equivalent for  
analog input signal after offset calibration. This cycle is not for DAC. IPGA and OPGA are set MUTE during offset  
calibration and after offset calibration.  
As a normal offset calibration may not be executed, nothing write at address 01H during offset calibration.  
When offset calibration is executed once, the calibration memory is held even if each block is powered down (PM0 = “0”  
or PM3 = “0”) by power management bits.  
MS0031-E-00  
2000/05  
- 13 -