欢迎访问ic37.com |
会员登录 免费注册
发布采购

AK4129 参数 Datasheet PDF下载

AK4129图片预览
型号: AK4129
PDF下载: 下载PDF文件 查看货源
内容描述: 6CH 216kHz的/ 24位异步SRC [6ch 216kHz / 24-Bit Asynchronous SRC]
分类和应用:
文件页数/大小: 50 页 / 718 K
品牌: AKM [ ASAHI KASEI MICROSYSTEMS ]
 浏览型号AK4129的Datasheet PDF文件第37页浏览型号AK4129的Datasheet PDF文件第38页浏览型号AK4129的Datasheet PDF文件第39页浏览型号AK4129的Datasheet PDF文件第40页浏览型号AK4129的Datasheet PDF文件第42页浏览型号AK4129的Datasheet PDF文件第43页浏览型号AK4129的Datasheet PDF文件第44页浏览型号AK4129的Datasheet PDF文件第45页  
[AK4129]  
3. READ Operations  
Set R/W bit = “1” for the READ operation of the AK4129.  
After transmission of the data, the master can read next address’s data by generating an acknowledge instead of terminating  
the write cycle after the receipt of the first data word. After the receipt of each data, the internal address counter is  
incremented by one, and the next data is taken into next address automatically. If the address exceed 03H prior to  
generating a stop condition, the address counter will “roll over” to 00H and the previous data will be overwritten.  
The AK4129 supports two basic read operations: CURRENT ADDRESS READ and RANDOM READ.  
3-1. CURRENT ADDRESS READ  
The AK4129 contains an internal address counter that maintains the address of the last word accessed, incremented by one.  
Therefore, if the last access (either a read or write) was to address “n”, the next CURRENT READ operation would access  
data from the address “n+1”.  
After receipt of the slave address with R/W bit set to “1”, the AK4129 generates an acknowledge, transmits 1byte data  
which address is set by the internal address counter and increments the internal address counter by 1. If the master does not  
generate an acknowledge but generate the stop condition, the AK4129 discontinues transmission.  
S
S
T
O
P
T
A
R
T
Slave  
Address  
Data(n)  
Data(n+1)  
Data(n+2)  
Data(n+x)  
S
P
SDA  
A
C
K
A
C
K
A
C
K
A
C
K
Figure 46. CURRENT ADDRESS READ  
3-2. RANDOM READ  
Random read operation allows the master to access any memory location at random. Prior to issuing the slave address with  
the R/W bit set to “1”, the master must first perform a “dummy” write operation.  
The master issues a start condition, slave address (R/W=“0”) and then the register address to read. After the register  
address’s acknowledge, the master immediately reissues the start condition and the slave address with the R/W bit set to  
“1”. Then the AK4129 generates an acknowledge, 1byte data and increments the internal address counter by one. If the  
master does not generate an acknowledge but generate the stop condition, the AK4129 discontinues transmission.  
S
T
A
R
T
S
T
A
R
T
S
T
O
P
Slave  
Address  
Word  
Address(n)  
Slave  
Address  
Data(n)  
Data(n+1)  
Data(n+x)  
S
S
P
SDA  
A
C
K
A
C
K
A
C
K
A
C
K
A
C
K
Figure 47. RANDOM READ  
MS1173-E-01  
2010/09  
- 41 -  
 复制成功!