欢迎访问ic37.com |
会员登录 免费注册
发布采购

OR3T55-6BA256 参数 Datasheet PDF下载

OR3T55-6BA256图片预览
型号: OR3T55-6BA256
PDF下载: 下载PDF文件 查看货源
内容描述: 3C和3T现场可编程门阵列 [3C and 3T Field-Programmable Gate Arrays]
分类和应用: 现场可编程门阵列可编程逻辑
文件页数/大小: 210 页 / 4391 K
品牌: AGERE [ AGERE SYSTEMS ]
 浏览型号OR3T55-6BA256的Datasheet PDF文件第33页浏览型号OR3T55-6BA256的Datasheet PDF文件第34页浏览型号OR3T55-6BA256的Datasheet PDF文件第35页浏览型号OR3T55-6BA256的Datasheet PDF文件第36页浏览型号OR3T55-6BA256的Datasheet PDF文件第38页浏览型号OR3T55-6BA256的Datasheet PDF文件第39页浏览型号OR3T55-6BA256的Datasheet PDF文件第40页浏览型号OR3T55-6BA256的Datasheet PDF文件第41页  
Data Sheet  
June 1999  
ORCA Series 3C and 3T FPGAs  
5 V Tolerant I/O  
Programmable Input/Output Cells  
(continued)  
The I/O on the OR3Txxx Series devices allow intercon-  
nection to both 3.3 V and 5 V devices (selectable on a  
per-pin basis).  
Table 9. PIO Options  
Input  
Input Level  
Option  
The OR3Txxx devices will drive the pin to the 3.3 V lev-  
els when the output buffer is enabled. If the other  
device being driven by the OR3Txxx device has TTL-  
compatible inputs, then the device will not dissipate  
much input buffer power. This is because the OR3Txxx  
output is being driven to a higher level than the TTL  
level required. If the other device has a CMOS-compat-  
ible input, the amount of input buffer power will also be  
small. Both of these power values are dependent upon  
the input buffer characteristics of the other device when  
driven at the OR3Txxx output buffer voltage levels.  
TTL, OR3Cxx only  
CMOS, OR3Cxx or OR3Txxx  
3.3 V PCI Compliant, OR3Txxx  
5 V PCI Compliant, OR3Txxx  
Input Speed  
Float Value  
Fast, Delayed  
Pull-up, Pull-down, None  
Register Mode  
Latch, FF, Fast Zero Hold FF,  
None (direct input)  
Clock Sense  
Inverted, Noninverted  
Input Selection  
Input 1, Input 2, Clock Input  
The OR3Txxx device has internal programmable pull-  
ups on the I/O buffers. These pull-up voltages are  
always referenced to VDD and are always sufficient to  
pull the input buffer of the OR3Txxx device to a high  
state. The pin on the OR3Txxx device will be at a level  
1.0 V below VDD (minimum of 2.0 V with a minimum  
VDD of 3.0 V). This voltage is sufficient to pull the exter-  
nal pin up to a 3.3 V CMOS high input level (1.8 V, min)  
or a TTL high input level (2.0 V, min) in a 5 V tolerant  
system. Therefore, in a 5 V tolerant system using 5 V  
CMOS parts, care must be taken to evaluate the use of  
these pull-ups to pull the pin of the OR3Txxx device to  
a typical 5 V CMOS high input level (2.2 V, min).  
Output  
Option  
Output Drive  
Current  
12 mA/6 mA or 6 mA/3 mA  
Output Function  
Output Speed  
Output Source  
Output Sense  
3-State Sense  
FF Clocking  
Normal, Fast Open Drain  
Fast, Slewlim, Sinklim  
FF Direct-out, General Routing  
Active-high, Active-low  
Active-high, Active-low (3-state)  
ExpressCLK, System Clock  
Inverted, Noninverted  
Clock Sense  
Logic Options  
See Table 10.  
PCI Compliant I/O  
I/O Controls  
Option  
Clock Enable  
Active-high, Active-low,  
Always Enabled  
The I/O on the OR3Txxx Series devices allows compli-  
ance with PCI Local Bus (Rev. 2.2) 5 V and 3.3 V sig-  
naling environments. The signaling environment used  
for each input buffer can be selected on a per-pin basis.  
The selection provides the appropriate I/O clamping  
diodes for PCI compliance. Choosing an IBT input  
buffer will provide PCI compliance in OR3Txxx devices.  
OR3Cxx devices have PCI Local Bus compliant I/Os for  
5 V signaling.  
Set/Reset Level  
Set/Reset Type  
Active-high, Active-low,  
No Local Reset  
Synchronous, Asynchronous  
Set/Reset Priority CE over LSR, LSR over CE  
GSR Control Enable GSR, Disable GSR  
Lucent Technologies Inc.  
37  
 
 复制成功!