欢迎访问ic37.com |
会员登录 免费注册
发布采购

8Q1024K8SRAM 参数 Datasheet PDF下载

8Q1024K8SRAM图片预览
型号: 8Q1024K8SRAM
PDF下载: 下载PDF文件 查看货源
内容描述: 高性能1M字节( 8Mbit的) CMOS静态RAM [high-performance 1M byte (8Mbit) CMOS static RAM]
分类和应用:
文件页数/大小: 15 页 / 239 K
品牌: AEROFLEX [ AEROFLEX CIRCUIT TECHNOLOGY ]
 浏览型号8Q1024K8SRAM的Datasheet PDF文件第1页浏览型号8Q1024K8SRAM的Datasheet PDF文件第2页浏览型号8Q1024K8SRAM的Datasheet PDF文件第4页浏览型号8Q1024K8SRAM的Datasheet PDF文件第5页浏览型号8Q1024K8SRAM的Datasheet PDF文件第6页浏览型号8Q1024K8SRAM的Datasheet PDF文件第7页浏览型号8Q1024K8SRAM的Datasheet PDF文件第8页浏览型号8Q1024K8SRAM的Datasheet PDF文件第9页  
WRITE CYCLE
A combination of Wn less than V
IL
(max) and En less than
V
IL
(max) defines a write cycle. The state of G is a “don’t care”
for a write cycle. The outputs are placed in the high-impedance
state when eitherG is greater than V
IH
(min), or when Wn is less
than V
IL
(max).
Write Cycle 1, the Write Enable-controlled Access is defined
by a write terminated by Wn going high, with En still active.
The write pulse width is defined by t
WLWH
when the write is
initiated byWn, and by t
ETWH
when the write is initiated by En.
Unless the outputs have been previously placed in the high-
impedance state byG, the user must wait t
WLQZ
before applying
data to the eight bidirectional pins DQ(7:0) to avoid bus
contention.
Write Cycle 2, the Chip Enable-controlled Access is defined by
a write terminated by the former of En or Wn going inactive.
The write pulse width is defined by t
WLEF
when the write is
initiated by Wn, and by t
ETEF
when the write is initiated by the
En going active. For the Wn initiated write, unless the outputs
have been previously placed in the high-impedance state by G,
the user must wait t
WLQZ
before applying data to the eight
bidirectional pins DQ(7:0) to avoid bus contention.
TYPICAL RADIATION HARDNESS
The UT8Q1024K8 SRAM incorporates features which allow
operation in a limited radiation environment.
Table 2. Typical Radiation Hardness
Design Specifications
1
Total Dose
Heavy Ion
Error Rate
2
50
<1E-8
krad(Si) nominal
Errors/Bit-Day
Notes:
1. The SRAM will not latchup during radiation exposure under recommended
operating conditions.
2. 90% worst case particle environment, Geosynchronous orbit, 100 mils of
Aluminum.
3