欢迎访问ic37.com |
会员登录 免费注册
发布采购

AD9280ARS 参数 Datasheet PDF下载

AD9280ARS图片预览
型号: AD9280ARS
PDF下载: 下载PDF文件 查看货源
内容描述: 完整的8位, 32 MSPS , 95毫瓦的CMOS A / D转换器 [Complete 8-Bit, 32 MSPS, 95 mW CMOS A/D Converter]
分类和应用: 转换器
文件页数/大小: 24 页 / 368 K
品牌: ADI [ ADI ]
 浏览型号AD9280ARS的Datasheet PDF文件第10页浏览型号AD9280ARS的Datasheet PDF文件第11页浏览型号AD9280ARS的Datasheet PDF文件第12页浏览型号AD9280ARS的Datasheet PDF文件第13页浏览型号AD9280ARS的Datasheet PDF文件第15页浏览型号AD9280ARS的Datasheet PDF文件第16页浏览型号AD9280ARS的Datasheet PDF文件第17页浏览型号AD9280ARS的Datasheet PDF文件第18页  
AD9280  
DRIVING THE ANALOG INPUT  
In many cases, particularly in single-supply operation, ac cou-  
pling offers a convenient way of biasing the analog input signal  
at the proper signal range. Figure 27 shows a typical configura-  
tion for ac-coupling the analog input signal to the AD9280.  
Maintaining the specifications outlined in the data sheet  
requires careful selection of the component values. The most  
important is the f–3 dB high-pass corner frequency. It is a function of  
R2 and the parallel combination of C1 and C2. The f–3 dB point  
can be approximated by the equation:  
Figure 25 shows the equivalent analog input of the AD9280, a  
sample-and-hold amplifier (switched capacitor input SHA).  
Bringing CLK to a logic low level closes Switches 1 and 2 and  
opens Switch 3. The input source connected to AIN must  
charge capacitor CH during this time. When CLK transitions  
from logic “low” to logic “high,” Switches 1 and 2 open, placing  
the SHA in hold mode. Switch 3 then closes, forcing the output  
of the op amp to equal the voltage stored on CH. When CLK  
transitions from logic “high” to logic “low,” Switch 3 opens  
first. Switches 1 and 2 close, placing the SHA in track mode.  
f
–3 dB = 1/(2 × pi × [R2] CEQ)  
where CEQ is the parallel combination of C1 and C2. Note that  
C1 is typically a large electrolytic or tantalum capacitor that  
becomes inductive at high frequencies. Adding a small ceramic  
or polystyrene capacitor (on the order of 0.01 µF) that does not  
become inductive until negligibly higher frequencies, maintains  
a low impedance over a wide frequency range.  
The structure of the input SHA places certain requirements on  
the input drive source. The combination of the pin capacitance,  
CP, and the hold capacitance, CH, is typically less than 5 pF.  
The input source must be able to charge or discharge this ca-  
pacitance to 8-bit accuracy in one half of a clock cycle. When  
the SHA goes into track mode, the input source must charge or  
discharge capacitor CH from the voltage already stored on CH  
to the new voltage. In the worst case, a full-scale voltage step on  
the input, the input source must provide the charging current  
through the RON (50 ) of Switch 1 and quickly (within 1/2 CLK  
period) settle. This situation corresponds to driving a low input  
impedance. On the other hand, when the source voltage equals  
the value previously stored on CH, the hold capacitor requires  
no input current and the equivalent input impedance is ex-  
tremely high.  
NOTE: AC coupled input signals may also be shifted to a desired  
level with the AD9280’s internal clamp. See Clamp Operation.  
C1  
R1  
V
AIN  
IN  
R2  
V
I
B
AD9280  
C2  
BIAS  
Adding series resistance between the output of the source and  
the AIN pin reduces the drive requirements placed on the  
source. Figure 26 shows this configuration. The bandwidth of  
the particular application limits the size of this resistor. To  
maintain the performance outlined in the data sheet specifica-  
tions, the resistor should be limited to 20 or less. For applica-  
tions with signal bandwidths less than 16 MHz, the user may  
proportionally increase the size of the series resistor. Alterna-  
tively, adding a shunt capacitance between the AIN pin and  
analog ground can lower the ac load impedance. The value of  
this capacitance will depend on the source resistance and the  
required signal bandwidth.  
Figure 27. AC Coupled Input  
There are additional considerations when choosing the resistor  
values. The ac-coupling capacitors integrate the switching tran-  
sients present at the input of the AD9280 and cause a net dc  
bias current, IB, to flow into the input. The magnitude of the  
bias current increases as the signal magnitude deviates from  
V midscale and the clock frequency increases; i.e., minimum  
bias current flow when AIN = V midscale. This bias current  
will result in an offset error of (R1 + R2) × IB. If it is necessary  
to compensate this error, consider making R2 negligibly small or  
modifying VBIAS to account for the resultant offset.  
In systems that must use dc coupling, use an op amp to level-  
shift a ground-referenced signal to comply with the input re-  
quirements of the AD9280. Figure 28 shows an AD8041 config-  
ured in noninverting mode.  
The input span of the AD9280 is a function of the reference  
voltages. For more information regarding the input range, see  
the Internal and External Reference sections of the data sheet.  
CH  
+V  
CC  
AIN  
0.1F  
S1  
CP  
SHA  
S3  
NC  
1
AD9280  
7
0V  
1V p-p  
DC  
S2  
2
3
(REFTS  
REFBS)  
CH  
20⍀  
AD8041  
6
AIN  
CP  
5
AD9280  
4
MIDSCALE  
NC  
OFFSET  
VOLTAGE  
Figure 25. AD9280 Equivalent Input Structure  
Figure 28. Bipolar Level Shift  
< 20⍀  
AIN  
V
S
AD9280  
Figure 26. Simple AD9280 Drive Configuration  
REV. D  
–14–