欢迎访问ic37.com |
会员登录 免费注册
发布采购

AD8130ARZ 参数 Datasheet PDF下载

AD8130ARZ图片预览
型号: AD8130ARZ
PDF下载: 下载PDF文件 查看货源
内容描述: 低成本的270 MHz差分接收器放大器 [Low Cost 270 MHz Differential Receiver Amplifiers]
分类和应用: 模拟IC信号电路放大器光电二极管PC
文件页数/大小: 40 页 / 634 K
品牌: AD [ ANALOG DEVICES ]
 浏览型号AD8130ARZ的Datasheet PDF文件第32页浏览型号AD8130ARZ的Datasheet PDF文件第33页浏览型号AD8130ARZ的Datasheet PDF文件第34页浏览型号AD8130ARZ的Datasheet PDF文件第35页浏览型号AD8130ARZ的Datasheet PDF文件第37页浏览型号AD8130ARZ的Datasheet PDF文件第38页浏览型号AD8130ARZ的Datasheet PDF文件第39页浏览型号AD8130ARZ的Datasheet PDF文件第40页  
AD8129/AD8130
Such a connection, also referred to as a cable-tap amplifier, can
be simply made with an AD8130 (see Figure 143). The circuit is
configured with unity gain, and if no output offset is desired,
the REF pin is grounded. The negative differential input is
connected directly to the shield of the cable (or an associated
connector) at the point at which it wants to be tapped.
+V
EXTREME OPERATING CONDITIONS
The AD8129/AD8130 are designed to provide high
performance over a wide range of supply voltages. However,
there are some extremes of operating conditions that have
been observed to produce suboptimal results. One of these
conditions occurs when the AD8130 is operated at unity gain
with low supply voltage—less than approximately ±4 V.
At unity gain, the output drives FB directly. With supplies of
±V
S
less than approximately ±4 V at unity gain, the output can
drive FB’s voltage too close to the rail for the circuit to stay
properly biased. This can lead to a parasitic oscillation.
A way to prevent this is to limit the input signal swing with
clamp diodes. Common silicon-junction signal diodes like the
1N4148 have a forward bias of approximately 0.7 V when about
1 mA of current flows through them. Two series pairs of such
diodes connected antiparallel across the differential inputs can
be used to clamp the input signal and prevent this condition. It
should be noted that the REF input can also shift the output
signal; therefore, this technique only works when REF is at
ground or close to it (see Figure 145).
+V
AD8130
75
Ω
3
1
8
6
4
5
7
0.1
μ
F
10
μ
F
+
PD
+V
S
V
OUT
+
–V
S
2
0.1
μ
F
–V
75
Ω
Figure 143. The AD8130 Can Tap the Video Signal at Any Point Along the
Cable Without Loading the Signal.
The center conductor connects to the positive differential input
of the AD8130. The amplitude of the video signal at this point is
unity, because it is between the two termination resistors. The
AD8130 provides a high impedance to this signal so that the
signal is not disturbed. A buffered unity-gain version of the
video signal appears at the output.
02464-144
VIDEO
IN
10
μ
F
AD8130
V
IN
1N4148
1
8
6
3
7
0.1
μ
F
10
μ
F
+
PD
+V
S
V
OUT
POWER-DOWN
The AD8129/AD8130 have a power-down pin that can be used
to lower the quiescent current when the amplifier is not being
used. A logic low level on the PD pin causes the part to power
down. Because there is no ground pin on the AD8129/AD8130,
there is no logic reference to interface to standard logic levels.
For this reason, the reference level for the PD input is V
S
. If
the AD8129/AD8130 are run with V
S
= 5 V, there is direct
compatibility with logic families. However, if V
S
is higher than
this, a level-shift circuit is needed to interface to conventional
logic levels. A simple level-shifting circuit that is compatible
with common logic families is presented in Figure 144.
+V
S
V
IN
4
5
+
–V
S
2
–V
0.1
μ
F
10
μ
F
Figure 145. Clamping Diodes at the Input Limits the Input Swing Amplitude
1k
Ω
4.99k
Ω
3 PD
7
+V
S
2N2222
OR EQ
Figure 144. Circuit that Shifts the Logic Level When V
S
Is Not Equal to
Approximately 5 V.
02464-145
LOW =
POWER-DOWN
AD8129/
AD8130
Rev. C | Page 36 of 40
02464-146