欢迎访问ic37.com |
会员登录 免费注册
发布采购

AD7858LARS 参数 Datasheet PDF下载

AD7858LARS图片预览
型号: AD7858LARS
PDF下载: 下载PDF文件 查看货源
内容描述: 3 V至5 V单电源, 200 kSPS的8通道, 12位采样ADC [3 V to 5 V Single Supply, 200 kSPS 8-Channel, 12-Bit Sampling ADC]
分类和应用:
文件页数/大小: 32 页 / 313 K
品牌: AD [ ANALOG DEVICES ]
 浏览型号AD7858LARS的Datasheet PDF文件第5页浏览型号AD7858LARS的Datasheet PDF文件第6页浏览型号AD7858LARS的Datasheet PDF文件第7页浏览型号AD7858LARS的Datasheet PDF文件第8页浏览型号AD7858LARS的Datasheet PDF文件第10页浏览型号AD7858LARS的Datasheet PDF文件第11页浏览型号AD7858LARS的Datasheet PDF文件第12页浏览型号AD7858LARS的Datasheet PDF文件第13页  
AD7858/AD7858L
ON-CHIP REGISTERS
The AD7858/AD7858L powers up with a set of default conditions. The only writing required is to select the channel configuration.
Without performing any other write operations the AD7858/AD7858L still retains the flexibility for performing a full power-down
and a full self-calibration.
Extra features and flexibility, such as performing different power-down options, different types of calibrations including system
calibration, and software conversion start, can be selected by further writing to the part.
The AD7858/AD7858L contains a
Control Register, ADC Output Data Register, Status Register, Test Register,
and
10 Calibration Registers.
The control register is write-only, the ADC output data register and the status register are read-only, and
the test and calibration registers are both read/write registers. The Test Register is used for testing the part and should not be written to.
Addressing the On-Chip Registers
Writing
A write operation to the AD7858/AD7858L consists of 16 bits. The two MSBs, ADDR0 and ADDR1, are decoded to determine
which register is addressed, and the subsequent 14 bits of data are written to the addressed register. It is not until all 16 bits are
written that the data is latched into the addressed registers. Table I shows the decoding of the address bits while Figure 4 shows the
overall write register hierarchy.
Table I. Write Register Addressing
ADDR1
0
0
1
1
Reading
ADDR0
0
1
0
1
Comment
This combination does not address any register so the subsequent 14 data bits are ignored.
This combination addresses the
TEST REGISTER.
The subsequent 14 data bits are written to the test
register.
This combination addresses the
CALIBRATION REGISTERS.
The subsequent 14 data bits are written
to the selected calibration register.
This combination addresses the
CONTROL REGISTER.
The subsequent 14 data bits are written to the
control register.
To read from the various registers the user must first write to Bits 6 and 7 in the Control Register, RDSLT0 and RDSLT1. These
bits are decoded to determine which register is addressed during a read operation. Table II shows the decoding of the read address
bits while Figure 5 shows the overall read register hierarchy. The power-up status of these bits is 00 so that the default read will be
from the ADC output data register.
Once the read selection bits are set in the Control Register, all subsequent read operations that follow will be from the selected regis-
ter until the read selection bits are changed in the Control Register.
Table II. Read Register Addressing
RDSLT1
0
0
1
1
RDSLT0 Comment
0
1
0
1
All successive read operations will be from
ADC OUTPUT DATA REGISTER.
This is the power-up
default setting. There will always be 4 leading zeros when reading from the ADC Output Data Register.
All successive read operations will be from
TEST REGISTER.
All successive read operations will be from
CALIBRATION REGISTERS.
All successive read operations will be from
STATUS REGISTER.
ADDR1, ADDR0
DECODE
RDSLT1, RDSLT0
DECODE
01
TEST
REGISTER
10
CALIBRATION
REGISTERS
11
CONTROL
REGISTER
00
ADC OUTPUT
DATA REGISTER
01
TEST
REGISTER
10
CALIBRATION
REGISTERS
11
STATUS
REGISTER
GAIN(1)
OFFSET(1)
DAC(8)
CALSLT1, CALSLT0
DECODE
00
GAIN(1)
OFFSET(1)
01
OFFSET(1)
10
GAIN(1)
11
CALSLT1, CALSLT0
DECODE
GAIN(1)
OFFSET(1)
DAC(8)
00
GAIN(1)
OFFSET(1)
01
OFFSET(1)
10
GAIN(1)
11
Figure 4. Write Register Hierarchy/Address Decoding
Figure 5. Read Register Hierarchy/Address Decoding
REV. B
–9–