欢迎访问ic37.com |
会员登录 免费注册
发布采购

5962-9089401MEA 参数 Datasheet PDF下载

5962-9089401MEA图片预览
型号: 5962-9089401MEA
PDF下载: 下载PDF文件 查看货源
内容描述: 软件可编程增益放大器 [Software Programmable Gain Amplifier]
分类和应用: 仪表放大器放大器电路
文件页数/大小: 14 页 / 447 K
品牌: ADI [ ADI ]
 浏览型号5962-9089401MEA的Datasheet PDF文件第4页浏览型号5962-9089401MEA的Datasheet PDF文件第5页浏览型号5962-9089401MEA的Datasheet PDF文件第6页浏览型号5962-9089401MEA的Datasheet PDF文件第7页浏览型号5962-9089401MEA的Datasheet PDF文件第9页浏览型号5962-9089401MEA的Datasheet PDF文件第10页浏览型号5962-9089401MEA的Datasheet PDF文件第11页浏览型号5962-9089401MEA的Datasheet PDF文件第12页  
AD526  
THEORY OF OPERATION  
TRANSPARENT MODE OF OPERATION  
The AD526 is a complete software programmable gain amplifier  
(SPGA) implemented monolithically with a drift-trimmed  
BiFET amplifier, a laser wafer trimmed resistor network, JFET  
analog switches and TTL compatible gain code latches.  
In the transparent mode of operation, the AD526 will respond  
directly to level changes at the gain code inputs (A0, A1, A2) if  
B is tied high and both CS and CLK are allowed to float low.  
After the gain codes are changed, the AD526’s output voltage  
typically requires 5.5 µs to settle to within 0.01% of the final  
value. Figures 26 to 29 show the performance of the AD526 for  
positive gain code changes.  
A particular gain is selected by applying the appropriate gain  
code (see Table I) to the control logic. The control logic turns  
on the JFET switch that connects the correct tap on the gain  
network to the inverting input of the amplifier; all unselected  
JFET gain switches are off (open). The “on” resistance of the  
gain switches causes negligible gain error since only the  
amplifier’s input bias current, which is less than 150 pA, actu-  
ally flows through these switches.  
A2  
A1  
A0  
+V  
S
0.1F  
+5V  
The AD526 is capable of storing the gain code, (latched mode),  
B, A0, A1, A2, under the direction of control inputs CLK and  
CS. Alternatively, the AD526 can respond directly to gain code  
changes if the control inputs are tied low (transparent mode).  
OUT  
FORCE  
9
16  
15  
14  
13  
12  
11  
B
10  
A1 A0  
CS CLK A2  
LOGIC AND LATCHES  
For gains of 8 and 16, a fraction of the frequency compensation  
capacitance (C1 in Figure 32) is automatically switched out of  
the circuit. This increases the amplifier’s bandwidth and im-  
proves its signal settling time and slew rate.  
16  
8
4
2
1
V
OUT  
GAIN NETWORK  
+
AD526  
1
2
3
4
5
6
7
8
OUT  
SENSE  
AMPLIFIER  
+V  
S
0.1F  
V
C1  
C2  
IN  
–V  
S
V
IN  
OUT  
FORCE  
Figure 33. Transparent Mode  
LATCHED MODE OF OPERATION  
N1  
N2  
The latched mode of operation is shown in Figure 34. When  
either CS or CLK go to a Logic “1,” the gain code (A0, A1, A2,  
B) signals are latched into the registers and held until both CS  
and CLK return to “0.” Unused CS or CLK inputs should be tied  
to ground . The CS and CLK inputs are functionally and electri-  
cally equivalent.  
–V  
OUT  
S
SENSE  
A0  
A1  
A2  
B
C
O
N
T
R
O
L
14k⍀  
L
G = 8  
A
T
3.4k⍀  
RESISTOR  
NETWORK  
C
H
E
S
TIMING SIGNAL  
G = 2  
A2  
A1  
L
O
G
I
1k⍀  
CLK  
CS  
A0  
G = 16  
+V  
S
C
1.7k⍀  
0.1F  
+5V  
G = 4  
DIGITAL  
GND  
OUT  
FORCE  
9
1k⍀  
1.7k⍀  
16  
15  
14  
13  
12  
11  
B
10  
ANALOG  
GND2  
ANALOG  
GND1  
A1 A0  
CS CLK A2  
LOGIC AND LATCHES  
Figure 32. Simplified Schematic of the AD526  
16  
8
4
2
1
V
OUT  
GAIN NETWORK  
+
AD526  
1
2
3
4
5
6
7
8
OUT  
SENSE  
0.1F  
V
IN  
–V  
S
Figure 34. Latched Mode  
REV. D  
–8–