欢迎访问ic37.com |
会员登录 免费注册
发布采购

125932-HMC674LC3C 参数 Datasheet PDF下载

125932-HMC674LC3C图片预览
型号: 125932-HMC674LC3C
PDF下载: 下载PDF文件 查看货源
内容描述: [9.3 GHz Latched Comparator]
分类和应用:
文件页数/大小: 14 页 / 330 K
品牌: ADI [ ADI ]
 浏览型号125932-HMC674LC3C的Datasheet PDF文件第6页浏览型号125932-HMC674LC3C的Datasheet PDF文件第7页浏览型号125932-HMC674LC3C的Datasheet PDF文件第8页浏览型号125932-HMC674LC3C的Datasheet PDF文件第9页浏览型号125932-HMC674LC3C的Datasheet PDF文件第11页浏览型号125932-HMC674LC3C的Datasheet PDF文件第12页浏览型号125932-HMC674LC3C的Datasheet PDF文件第13页浏览型号125932-HMC674LC3C的Datasheet PDF文件第14页  
HMC674LC3C/HMC674LP3E  
Data Sheet  
THEORY OF OPERATION  
The HMC674LC3C/HMC674LP3E are latched comparators  
with a 9.3 GHz equivalent input bandwidth. These devices are  
comprised of three blocks: an input amplifier, a latch, and an  
output buffer. The latching circuit is level sensitive and consists  
of a single, high speed latch. The HMC674LC3C/HMC674LP3E  
comparators support 10 Gbps operation. The input signal  
minimum pulse width is 60 ps.  
POWER SEQUENCING  
As long as the input signal is not near the −2 V extreme, either  
CC or VEE can be powered on first. However, if the input voltage is  
V
more negative than −1.8 V, use the following power-up sequence:  
1. VEE  
2.  
3.  
V
V
CCI and VCCO (if VCCO = VCCI  
CCO (if different than ground)  
)
The HMC674LC3C/HMC674LP3E operate in either track  
(transparent) mode, where the output follows the logical value  
of the input, or latch (hold) mode, where the output value is held  
to the logical value of the comparison result of the input just  
Note that the power-down sequence is the reverse of this  
sequence.  
It is recommended to power up the HMC674LC3C or the  
HMC674LP3E before applying the input signal and to remove the  
input signal prior to powering either down. These recommendations  
are important if any of the inputs are more negative than −1.8 V.  
prior to (LE − ) going high. Select track mode operation by  
LE  
either setting (LE − ) low or by floating the LE and  
LE  
Select latch mode by setting (LE − ) high. The input impedance  
LE  
inputs.  
LE  
of the LE and  
inputs is 8 kΩ; however, these inputs can be  
LE  
terminated with 50 Ω external resistors, if desired.  
When the clock inputs are dc-coupled, they operate at an input  
common-mode voltage of 2 V. In this case, any termination  
resistors ideally return to 2 V. If the clock inputs are ac-coupled  
to the HMC674LC3C/HMC674LP3E, return the input  
termination resistors to ground.  
Rev. K | Page 10 of 14