Integrator Series FPGAs: 1200XL and 3200DX Families
A1225XL Timing Characteristics (continued)
(Worst-Case Commercial Conditions V
= 4.75 V, T = 70°C)
CC
‘–2’ Speed
Min. Max.
J
3.3V ‘Std”
Speed
‘–1’ Speed
Min. Max.
‘Std’ Speed
‘–F’ Speed
Min. Max.
Parameter
Description
Min.
Max.
Min.
Max.
Units
1
TTL Output Module Timing
t
t
t
t
t
t
t
t
t
Data-to-Pad High
Data-to-Pad Low
Enable-Pad Z to High
Enable-Pad Z to Low
Enable-Pad High to Z
Enable-Pad Low to Z
G-to-Pad High
3.8
4.1
3.8
4.1
5.4
5.4
4.2
4.7
4.3
4.6
4.3
4.7
6.1
6.1
4.8
5.4
5.0
5.4
5.0
5.5
7.2
7.2
5.6
6.3
7.1
7.7
6.0
6.5
6.0
6.5
8.6
8.6
6.7
7.6
ns
ns
ns
ns
ns
ns
ns
ns
DLH
DHL
7.1
ENZH
ENZL
ENHZ
ENLZ
GLH
7.9
10.3
10.3
8.0
G-to-Pad Low
9.0
GHL
I/O Latch Clock-Out (Pad-to-Pad),
64 Clock Loading
LCO
9.0
10.0
12.0
17.2
14.4
ns
t
Array Clock-Out (Pad-to-Pad),
64 Clock Loading
ACO
12.8
0.04
0.05
14.4
0.04
0.06
17.0
0.05
0.07
24.3
0.06
0.08
20.4
0.06
0.08
ns
d
d
Capacitive Loading, Low to High
ns/pF
ns/pF
TLH
THL
Capacitive Loading, High to Low
1
CMOS Output Module Timing
t
t
t
t
t
t
t
t
t
Data-to-Pad High
Data-to-Pad Low
Enable-Pad Z to High
Enable-Pad Z to Low
Enable-Pad High to Z
Enable-Pad Low to Z
G-to-Pad High
4.8
3.4
3.8
4.1
5.4
5.4
4.2
4.7
5.4
3.8
4.3
4.7
6.1
6.1
4.8
5.4
6.4
4.5
5.0
5.5
7.2
7.2
5.6
6.3
9.1
6.4
7.7
5.4
6.0
6.6
8.6
8.6
6.7
7.6
ns
ns
ns
ns
ns
ns
ns
ns
DLH
DHL
7.1
ENZH
ENZL
ENHZ
ENLZ
GLH
7.9
10.3
10.3
8.0
G-to-Pad Low
9.0
GHL
I/O Latch Clock-Out (Pad-to-Pad),
64 Clock Loading
LCO
10.7
11.8
14.2
20.3
17.0
ns
t
Array Clock-Out (Pad-to-Pad),
64 Clock Loading
ACO
15.0
0.05
0.05
17.0
0.06
0.05
20.0
0.07
0.06
28.6
0.08
0.07
24.0
0.08
0.07
ns
d
d
Capacitive Loading, Low to High
Capacitive Loading, High to Low
ns/pF
ns/pF
TLH
THL
Note:
1. Delays based on 35 pF loading.
30
Discontinued – v3.0