欢迎访问ic37.com |
会员登录 免费注册
发布采购

I5102EYI 参数 Datasheet PDF下载

I5102EYI图片预览
型号: I5102EYI
PDF下载: 下载PDF文件 查看货源
内容描述: [Speech Synthesizer With RCDG, 120s, PDSO28, 8 X 13.40 MM, LEAD FREE, PLASTIC, TSOP1-28]
分类和应用: 存储音频合成器集成电路消费电路商用集成电路光电二极管蜂窝移动电话便携式设备
文件页数/大小: 88 页 / 604 K
品牌: WINBOND [ WINBOND ]
 浏览型号I5102EYI的Datasheet PDF文件第69页浏览型号I5102EYI的Datasheet PDF文件第70页浏览型号I5102EYI的Datasheet PDF文件第71页浏览型号I5102EYI的Datasheet PDF文件第72页浏览型号I5102EYI的Datasheet PDF文件第74页浏览型号I5102EYI的Datasheet PDF文件第75页浏览型号I5102EYI的Datasheet PDF文件第76页浏览型号I5102EYI的Datasheet PDF文件第77页  
ISD5100 – SERIES  
Master Reads from Slave immediately after first byte (Read Mode)  
acknowledgement  
from slave  
From Slave  
From Slave  
From Slave  
S
SLAVE ADDRESS  
R
A
STATUS WORD  
A
High ADDR. BYTE  
A
Low ADDR BYTE  
N
P
From Master  
acknowledgement  
from Master  
Start Bit  
From  
Stop Bit  
From  
acknowledgement  
from Master  
R/W  
From  
Master  
Master  
Master  
not-acknowledged  
from Master  
Another common operation in the ISD5100 Series is the reading of digital data from the chip’s memory  
array at a specific address. This requires the I2C interface Master to first send an address to the  
ISD5100 Series Slave device, and then receive data from the Slave in a single I2C operation. To  
accomplish this, the data direction R/W bit must be changed in the middle of the command. The  
following example shows the Master sending the Slave address, then sending a Command Byte and 2  
bytes of address data to the ISD5100-Series, and then immediately changing the data direction and  
reading some number of bytes from the chip’s digital array. An unlimited number of bytes can be read  
in this operation. The “N” not-acknowledge cycle from the Master forces the end of the data transfer  
from the Slave. The following example details the transfer explained in section 7.5.4 on page 47 of this  
datasheet.  
Master Reads from the Slave after setting data address in Slave (Write data address, READ Data)  
acknowledgement  
from slave  
acknowledgement  
from slave  
acknowledgement  
from slave  
acknowledgement  
from slave  
S
SLAVE ADDRESS  
W
A
COMMAND BYTE  
A
High ADDR. BYTE  
A
Low ADDR. BYTE  
A
Start Bit  
From  
R/W  
From  
Master  
Master  
acknowledgement  
from slave  
From Slave  
From Slave  
From Slave  
S
SLAVE ADDRESS  
R
A
8 BITS of DATA  
A
8 BITS of DATA  
A
8 BITS of DATA  
N
P
From Master  
acknowledgement  
from Master  
Stop Bit  
From  
Start Bit  
From  
acknowledgement  
from Master  
R/W  
From  
Master  
Master  
Master  
not-acknowled  
from Master  
Publication Release Date: October, 2003  
Revision 0.2  
- 73 -  
 复制成功!