欢迎访问ic37.com |
会员登录 免费注册
发布采购

I5102EYI 参数 Datasheet PDF下载

I5102EYI图片预览
型号: I5102EYI
PDF下载: 下载PDF文件 查看货源
内容描述: [Speech Synthesizer With RCDG, 120s, PDSO28, 8 X 13.40 MM, LEAD FREE, PLASTIC, TSOP1-28]
分类和应用: 存储音频合成器集成电路消费电路商用集成电路光电二极管蜂窝移动电话便携式设备
文件页数/大小: 88 页 / 604 K
品牌: WINBOND [ WINBOND ]
 浏览型号I5102EYI的Datasheet PDF文件第67页浏览型号I5102EYI的Datasheet PDF文件第68页浏览型号I5102EYI的Datasheet PDF文件第69页浏览型号I5102EYI的Datasheet PDF文件第70页浏览型号I5102EYI的Datasheet PDF文件第72页浏览型号I5102EYI的Datasheet PDF文件第73页浏览型号I5102EYI的Datasheet PDF文件第74页浏览型号I5102EYI的Datasheet PDF文件第75页  
ISD5100 – SERIES  
LCD  
MICRO-  
STATIC  
DRIVER  
CONTROLLER  
RAM OR  
EEPROM  
SDA  
SCL  
GATE  
ISD 5116  
ARRAY  
Example of an I2C-bus configuration using two microcontrollers  
Acknowledge  
The number of data bytes transferred between the start and stop conditions from transmitter to  
receiver is unlimited. Each byte of eight bits is followed by an acknowledge bit. The acknowledge bit is  
a HIGH level signal put on the interface bus by the transmitter during which time the master generates  
an extra acknowledge related clock pulse. A slave receiver which is addressed must generate an  
acknowledge after the reception of each byte. In addition, a master receiver must generate an  
acknowledge after the reception of each byte that has been clocked out of the slave transmitter.  
The device that acknowledges must pull down the SDA line during the acknowledge clock pulse so  
that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse (set-  
up and hold times must be taken into consideration). A master receiver must signal an end of data to  
the transmitter by not generating an acknowledge on the last byte that has been clocked out of the  
slave. In this event, the transmitter must leave the data line HIGH to enable the master to generate a  
stop condition.  
DATA OUTPUT  
BY TRANSMITTER  
not acknowledge  
DATA OUTPUT  
BY RECEIVER  
acknowledge  
SCL FROM  
MASTER  
9
1
2
S
dock pulse for  
START  
acknowledgement  
condition  
Acknowledge on the I2C-bus  
Publication Release Date: October, 2003  
Revision 0.2  
- 71 -  
 复制成功!