欢迎访问ic37.com |
会员登录 免费注册
发布采购

73K222BL-IH/F 参数 Datasheet PDF下载

73K222BL-IH/F图片预览
型号: 73K222BL-IH/F
PDF下载: 下载PDF文件 查看货源
内容描述: 单芯片调制解调器 [Single-Chip Modem]
分类和应用: 调制解调器电信集成电路电信电路
文件页数/大小: 26 页 / 168 K
品牌: TERIDIAN [ TERIDIAN SEMICONDUCTOR CORPORATION ]
 浏览型号73K222BL-IH/F的Datasheet PDF文件第3页浏览型号73K222BL-IH/F的Datasheet PDF文件第4页浏览型号73K222BL-IH/F的Datasheet PDF文件第5页浏览型号73K222BL-IH/F的Datasheet PDF文件第6页浏览型号73K222BL-IH/F的Datasheet PDF文件第8页浏览型号73K222BL-IH/F的Datasheet PDF文件第9页浏览型号73K222BL-IH/F的Datasheet PDF文件第10页浏览型号73K222BL-IH/F的Datasheet PDF文件第11页  
73K222BL  
V.22, V.21, Bell 212A, 103 Single-Chip  
Modem with Integrated Hybrid  
DATA SHEET  
DTE USER  
NAME  
PIN  
TYPE  
DESCRIPTION  
EXCLK  
22  
I
External Clock. This signal is used in synchronous transmission when the  
external timing option has been selected. In the external timing mode the  
rising edge of EXCLK is used to strobe synchronous DPSK transmit data  
applied to on the TXD pin. Also used for serial control interface.  
RXCLK  
26  
O
Receive Clock. The falling edge of this clock output is coincident with the  
transitions in the serial received data output. The rising edge of RXCLK  
can be used to latch the valid output data. RXCLK will be valid as long as  
a carrier is present.  
RXD  
25  
21  
O/  
Weak  
Received Data Output. Serial receive data is available on this pin. The  
data is always valid on the rising edge of RXCLK when in synchronous  
Pull-up mode. RXD will output constant marks if no carrier is detected.  
TXCLK  
O
Transmit Clock. This signal is used in synchronous transmission to latch  
serial input data on the TXD pin. Data must be provided so that valid data  
is available on the rising edge of the TXCLK. The transmit clock is derived  
from different sources depending upon the synchronization mode  
selection. In internal mode the clock is generated internally. In external  
mode TXCLK is phase locked to the EXCLK pin. In slave mode TXCLK is  
phase locked to the RXCLK pin. TXCLK is always active.  
TXD  
24  
I
Transmit Data Input. Serial data for transmission is applied on this pin.  
In synchronous modes, the data must be valid on the rising edge of the  
TXCLK clock. In asynchronous modes (1200/600 bit/s or 300 baud) no  
clocking is necessary. DPSK data must be 1200/600 bit/s +1%, -2.5%  
or +2.3%, -2.5 % in extended over speed mode.  
ANALOG INTERFACE AND OSCILLATOR  
NAME  
PIN  
TYPE  
DESCRIPTION  
RXA  
32  
I
Received modulated analog signal input from the telephone line  
interface.  
TXA1  
TXA2  
18  
17  
O
Transmit analog output to the telephone line interface.  
XTL1  
XTL2  
3
4
I
I
These pins are for the internal crystal oscillator requiring an 11.0592  
MHz parallel mode crystal. Load capacitors should be connected from  
XTL1 and XTL2 to ground. XTL2 can also be driven from an external  
clock.  
OH  
27  
O
Off-hook relay driver. This signal is an open drain output capable of  
sinking 40 mA and is used for controlling a relay. The output is the  
complement of the OH register bit in the ID Register.  
Page: 7 of 26  
© 2005, 2008 TERIDIAN Semiconductor Corporation  
Rev 7.2