CY28435
Byte 8: Control Register 8 (continued)
Bit
@Pup
Name
Description
2
1
USB
48-MHz Output Drive Strength
0 = 2x, 1 = 1x
1
0
1
0
PCI
33-MHz Output Drive Strength
0 = 2x, 1 = 1x
RESERVED
RESERVED, Set = 0
Byte 9: Control Register 9
Bit
7
@Pup
Name
Description
0
0
0
0
DF_Limit2
DF_Limit1
DF_Limit0
DF_EN
Dynamic Frequency Max threshold. These three bits will set the max
allowed CPU frequency for Dynamic Frequency
6
5
4
Dynamic Frequency Enable
0 = Disable, 1 = Enable
3
2
1
0
0
0
0
0
FSEL_D
FSEL_C
FSEL_B
FSEL_A
SW Frequency selection bits. See Table 1.
Byte 10: Control Register 10
Bit
@Pup
Name
Description
7
0
Recovery_Frequency This bit allows selection of the frequency setting that the clock will be
restored to once the system is rebooted
0: Use HW settings, 1: Recovery N[8:0]
6
0
Timer_SEL
Timer_SEL selects the WD reset function at SRESET pin when WD time
out.
0 = Reset and Reload Recovery_Frequency
1 = Only Reset
5
4
1
0
Time_Scale
WD_Alarm
Time_Scale allows selection of WD time scale
0 = 294 ms 1 = 2.34 s
WD_Alarm is set to “1” when the watchdog times out. It is reset to “0” when
the system clears the WD_TIMER time stamp.
3
2
1
0
0
0
WD_TIMER2
WD_TIMER1
WD_TIMER0
Watchdog timer time stamp selection
000: Reserved (test mode)
001: 1 * Time_Scale
010: 2 * Time_Scale
011: 3 * Time_Scale
100: 4 * Time_Scale
101: 5 * Time_Scale
110: 6 * Time_Scale
111: 7 * Time_Scale
0
0
WD_EN
Watchdog timer enable, when the bit is asserted, Watchdog timer is
triggered and time stamp of WD_Timer is loaded
0 = Disable, 1 = Enable
Rev 1.0,November 20, 2006
Page 8 of 22