欢迎访问ic37.com |
会员登录 免费注册
发布采购

CY28416OXCT 参数 Datasheet PDF下载

CY28416OXCT图片预览
型号: CY28416OXCT
PDF下载: 下载PDF文件 查看货源
内容描述: 下一代FTG的英特尔®架构 [Next Generation FTG for Intel㈢ Architecture]
分类和应用: 晶体外围集成电路光电二极管时钟
文件页数/大小: 14 页 / 191 K
品牌: SPECTRALINEAR [ SPECTRALINEAR INC ]
 浏览型号CY28416OXCT的Datasheet PDF文件第2页浏览型号CY28416OXCT的Datasheet PDF文件第3页浏览型号CY28416OXCT的Datasheet PDF文件第4页浏览型号CY28416OXCT的Datasheet PDF文件第5页浏览型号CY28416OXCT的Datasheet PDF文件第7页浏览型号CY28416OXCT的Datasheet PDF文件第8页浏览型号CY28416OXCT的Datasheet PDF文件第9页浏览型号CY28416OXCT的Datasheet PDF文件第10页  
CY28416  
Byte 4: Control Register 4  
Bit  
7
@Pup  
Name  
Description  
0
0
RESERVED  
DOT96[T/C]  
RESERVED, Set = 0  
6
DOT_PWRDWN Drive Mode  
0 = Driven in PWRDWN, 1 = Tri-state  
5
4
0
0
PCIF1  
PCIF0  
Allow control of PCIF2 with assertion of SW PCI_STP#  
0 = Free running, 1 = Stopped with PCI_STP#  
Allow control of PCIF1 with assertion of SW PCI_STP#  
0 = Free running, 1 = Stopped with PCI_STP#  
3
2
1
0
0
1
1
1
RESERVED  
RESERVED  
RESERVED  
RESERVED  
RESERVED, Set = 0  
RESERVED, Set = 1  
RESERVED, Set = 1  
RESERVED, Set = 1  
Byte 5: Control Register 5  
Bit  
@Pup  
Name  
Description  
7
0
SRC[T/C][4:0]  
SRC[T/C] Stop Drive Mode  
0 = Driven when SW PCI_STP# asserted,1 = Tri-state when SW  
PCI_STP# asserted  
6
5
4
3
0
0
0
0
RESERVED  
RESERVED  
RESERVED  
SRC[T/C][4:0]  
RESERVED, Set = 0  
RESERVED, Set = 0  
RESERVED, Set = 0  
SRC[T/C] PWRDWN Drive Mode  
0 = Driven when PD asserted,1 = Tri-state when PD asserted  
2
1
0
0
0
0
CPU[T/C]2_ITP  
CPU[T/C]1  
CPU[T/C]2_ITP PWRDWN Drive Mode  
0 = Driven when PD asserted,1 = Tri-state when PD asserted  
CPU[T/C]1 PWRDWN Drive Mode  
0 = Driven when PD asserted,1 = Tri-state when PD asserted  
CPU[T/C]0  
CPU[T/C]0 PWRDWN Drive Mode  
0 = Driven when PD asserted,1 = Tri-state when PD asserted  
Byte 6: Control Register 6  
Bit  
7
@Pup  
Name  
Description  
0
0
RESERVED  
RESERVED, Set = 0  
6
Test Clock Mode Entry Control  
0 = Normal operation, 1 = Hi-Z mode  
5
4
3
1
1
1
REF1  
REF0  
REF1 Output Drive Strength  
0 = Low, 1 = High  
REF0 Output Drive Strength  
0 = Low, 1 = High  
PCIF, SRC, PCI  
SW PCI_STP# Function  
0=SW PCI_STP assert, 1= SW PCI_STP deassert  
When this bit is set to 0, all STOPPABLE PCI, PCIF, and SRC outputs will  
be stopped in a synchronous manner with no short pulses.  
When this bit is set to 1, all STOPPED PCI, PCIF, and SRC outputs will  
resume in a synchronous manner with no short pulses.  
2
1
0
Externally  
selected  
FS_C. Reflects the value of the FS_C pin sampled on power-up  
0 = FS_C was low during VTT_PWRGD# assertion  
Externally  
selected  
FS_B. Reflects the value of the FS_B pin sampled on power-up  
0 = FS_B was low during VTT_PWRGD# assertion  
Externally  
selected  
FS_A. Reflects the value of the FS_A pin sampled on power-up  
0 = FS_A was low during VTT_PWRGD# assertion  
Rev 1.0,November 22, 2006  
Page 6 of 14