欢迎访问ic37.com |
会员登录 免费注册
发布采购

CY28400-2 参数 Datasheet PDF下载

CY28400-2图片预览
型号: CY28400-2
PDF下载: 下载PDF文件 查看货源
内容描述: 100 MHz差分缓冲器,用于PCI Express和SATA [100 MHz Differential Buffer for PCI Express and SATA]
分类和应用: PC
文件页数/大小: 15 页 / 238 K
品牌: SPECTRALINEAR [ SPECTRALINEAR INC ]
 浏览型号CY28400-2的Datasheet PDF文件第4页浏览型号CY28400-2的Datasheet PDF文件第5页浏览型号CY28400-2的Datasheet PDF文件第6页浏览型号CY28400-2的Datasheet PDF文件第7页浏览型号CY28400-2的Datasheet PDF文件第9页浏览型号CY28400-2的Datasheet PDF文件第10页浏览型号CY28400-2的Datasheet PDF文件第11页浏览型号CY28400-2的Datasheet PDF文件第12页  
CY28400-2  
SRC_STP Deassertion  
All differential outputs that were stopped will resume normal  
operation in a glitch-free manner. The maximum latency from  
the deassertion to active outputs is between 2–6 DIFT/C clock  
periods (2 clocks are shown) with all DIFT/C outputs resuming  
simultaneously. If the control register tri-state bit is  
programmed to ‘1’ (tri-state), then all stopped DIFT outputs will  
be driven high within 15 ns of SRC_STP deassertion to a  
voltage greater than 200 mV.  
1 ms  
SRC_STP  
PWRDWN  
DIFT(Free Running  
DIFC(Free Running  
DIFT (Stoppable)  
DIFC (Stoppable)  
Figure 6. SRC_STP = Driven, PWRDWN = Driven, OE_INV = 0  
1 ms  
SRC_STP  
PWRDWN  
DIFT(Free Running  
DIFC(Free Running  
DIFT (Stoppable)  
DIFC (Stoppable)  
Figure 7. SRC_STP = Tri-state, PWRDWN = Driven, OE_INV = 0  
1 ms  
SRC_STP  
PWRDWN  
DIFT(Free Running  
DIFC(Free Running  
DIFT (Stoppable)  
DIFC (Stoppable)  
Figure 8. SRC_STP = Tri-state, PWRDWN = Tri-state, OE_INV = 0  
Rev 1.0,November 21, 2006  
Page 8 of 15