欢迎访问ic37.com |
会员登录 免费注册
发布采购

CY28346OCT 参数 Datasheet PDF下载

CY28346OCT图片预览
型号: CY28346OCT
PDF下载: 下载PDF文件 查看货源
内容描述: 时钟合成器,差分CPU输出 [Clock Synthesizer with Differential CPU Outputs]
分类和应用: 晶体外围集成电路光电二极管时钟
文件页数/大小: 19 页 / 221 K
品牌: SPECTRALINEAR [ SPECTRALINEAR INC ]
 浏览型号CY28346OCT的Datasheet PDF文件第5页浏览型号CY28346OCT的Datasheet PDF文件第6页浏览型号CY28346OCT的Datasheet PDF文件第7页浏览型号CY28346OCT的Datasheet PDF文件第8页浏览型号CY28346OCT的Datasheet PDF文件第10页浏览型号CY28346OCT的Datasheet PDF文件第11页浏览型号CY28346OCT的Datasheet PDF文件第12页浏览型号CY28346OCT的Datasheet PDF文件第13页  
CY28346  
CPU_STP# Clarification  
Special Functions  
The CPU_STP# signal is an active LOW input used to  
synchronously stop and start the CPU output clocks while the  
rest of the clock generator continues to function.  
PCI_F and IOAPIC Clock Outputs  
The PCIF clock outputs are intended to be used, if required,  
for systems IOAPIC clock functionality. Any two of the PCI_F  
clock outputs can be used as IOAPIC 33 Mhz clock outputs.  
They are 3.3V outputs will be divided down via a simple  
resistive voltage divider to meet specific system IOAPIC clock  
voltage requirements. In the event that these clocks are not  
required, they can be used as general PCI clocks or disabled  
via the assertion of the PCI_STP# pin.  
CPU_STP# – Assertion  
When CPU_STP# pin is asserted, all CPUT/C outputs that are  
set with the SMBus configuration to be stoppable via assertion  
of CPU_STP# will be stopped after being sampled by two  
falling CPUT/C clock edges. The final state of the stopped  
CPU signals is CPUT = HIGH and CPU0C = LOW. There is no  
change to the output drive current values during the stopped  
state. The CPUT is driven HIGH with a current value equal to  
(Mult 0 “select”) × (Iref), and the CPUC signal will not be  
driven. Due to external pull-down circuitry CPUC will be LOW  
during this stopped state.  
3V66_1/VCH Clock Output  
The 3V66_1/VCH pin has a dual functionality that is selectable  
via SMBus.  
Configured as DRCG (66M), SMBus Byte0, Bit 5 = “0”  
CPU_STP# Deassertion  
The default condition for this pin is to power-up in a 66M  
operation. In 66M operation this output is SSCG-capable and  
when spreading is turned on, this clock will be modulated.  
The deassertion of the CPU_STP# signal will cause all  
CPUT/C outputs that were stopped to resume normal  
operation in a synchronous manner (meaning that no short or  
stretched clock pulses will be produces when the clock  
resumes). The maximum latency from the deassertion to  
active outputs is no more than two CPUC clock cycles.  
Configured as VCH (48M), SMBus Byte0, Bit 5 = “1”  
In this mode, output is configured as a 48-Mhz non-spread  
spectrum output that is phase-aligned with other 48M outputs  
(USB and DOT) to within 1 ns pin-to-pin skew. The switching  
of 3V66_1/VCH into VCH mode occurs at system power-on.  
When the SMBus Bit 5 of Byte 0 is programmed from a “0” to  
a “1,” the 3V66_1/VCH output may glitch while transitioning to  
48M output mode.  
Three-state Control of CPU Clocks Clarification  
During CPU_STP# and PD# modes, CPU clock outputs may  
be set to driven or undriven (tri-state) by setting the corre-  
sponding SMBus entry in Bit6 of Byte0 and Bit6 of Byte1.  
3V66(0:5)  
Tpci  
PCI(0:6)  
PCI_F(0:2)  
Figure 8. Unbuffered Mode – 3V66(0:5) to PCI (0:6) and PCI_F(0:2) Phase Relationship  
CPU_STP#  
CPUT  
CPUC  
CPUT  
CPUC  
Figure 9. CPU_STP# Assertion Waveform  
Rev 1.0,November 24, 2006  
Page 9 of 19