欢迎访问ic37.com |
会员登录 免费注册
发布采购

CY28326OC 参数 Datasheet PDF下载

CY28326OC图片预览
型号: CY28326OC
PDF下载: 下载PDF文件 查看货源
内容描述: FTG威盛PT880芯片组的串行 [FTG for VIA PT880 Serial Chipset]
分类和应用: 晶体外围集成电路光电二极管时钟
文件页数/大小: 22 页 / 224 K
品牌: SPECTRALINEAR [ SPECTRALINEAR INC ]
 浏览型号CY28326OC的Datasheet PDF文件第5页浏览型号CY28326OC的Datasheet PDF文件第6页浏览型号CY28326OC的Datasheet PDF文件第7页浏览型号CY28326OC的Datasheet PDF文件第8页浏览型号CY28326OC的Datasheet PDF文件第10页浏览型号CY28326OC的Datasheet PDF文件第11页浏览型号CY28326OC的Datasheet PDF文件第12页浏览型号CY28326OC的Datasheet PDF文件第13页  
CY28326  
Byte 10: Control Register  
Bit  
7
@Pup  
Name/Pin Affected  
CPU_FSEL_N8  
CPU_FSEL_M6  
CPU_FSEL_M5  
CPU_FSEL_M4  
CPU_FSEL_M3  
CPU_FSEL_M2  
CPU_FSEL_M1  
CPU_FSEL_M0  
Description  
0
0
0
0
0
0
0
0
Dial-A-Frequency Enable bit is set, the values programmed in  
CPU_FSEL_N[8:0] and CPU_FSEL_M[6:0] will be used to determine the  
CPU output frequency.  
6
5
This setting of the FS_Override bit determines the frequency ratio for CPU  
and other output clocks. When it is cleared, the same frequency ratio  
stated in the latched FS[D:A] register will be used. When it is set, the  
frequency ratio stated in the SEL[3:0] register will be used.  
4
3
2
1
0
Byte 11: Control Register  
Bit  
@Pup  
Name/Pin Affected  
Description  
7
0
Dial_A_Frequency  
Enable  
Dial-A-Frequency output frequencies enabled  
0 = Disabled, 1 = Enabled  
6
0
WD Timer Reload & Reset To enable this function the register bit must first be set to “0”  
before toggling to “1”  
0 = Do not reload, 1 =Reset timer but continue to count.  
5
4
3
2
1
1
0
Test bit  
Test bit  
Don’t change, Default =1  
Don’t change, Default =0  
Don’t change, Default =0  
Don’t change, Default =0  
0
Test bit  
0
Test bit  
HW  
24-48 M_SEL  
“0” = 48 MHz, “1” = 24 MHz, default = “0”, level can be change during BIOS  
boot up only. System will hang if this configuration is changed after system  
boots.  
0
1
Test bit  
Don’t change, Default =1  
Rev 1.0,November 20, 2006  
Page 9 of 22