欢迎访问ic37.com |
会员登录 免费注册
发布采购

EFM32ZG210F32-QFN32 参数 Datasheet PDF下载

EFM32ZG210F32-QFN32图片预览
型号: EFM32ZG210F32-QFN32
PDF下载: 下载PDF文件 查看货源
内容描述: 能源,煤气,水及智能电表 [Energy, gas, water and smart metering]
分类和应用:
文件页数/大小: 65 页 / 1596 K
品牌: SILICONIMAGE [ Silicon image ]
 浏览型号EFM32ZG210F32-QFN32的Datasheet PDF文件第2页浏览型号EFM32ZG210F32-QFN32的Datasheet PDF文件第3页浏览型号EFM32ZG210F32-QFN32的Datasheet PDF文件第4页浏览型号EFM32ZG210F32-QFN32的Datasheet PDF文件第5页浏览型号EFM32ZG210F32-QFN32的Datasheet PDF文件第7页浏览型号EFM32ZG210F32-QFN32的Datasheet PDF文件第8页浏览型号EFM32ZG210F32-QFN32的Datasheet PDF文件第9页浏览型号EFM32ZG210F32-QFN32的Datasheet PDF文件第10页  
Preliminary  
...the world's most energy friendly microcontrollers  
2.1.21 Advanced Encryption Standard Accelerator (AES)  
The AES accelerator performs AES encryption and decryption with 128-bit. Encrypting or decrypting one  
128-bit data block takes 52 HFCORECLK cycles with 128-bit keys. The AES module is an AHB slave  
which enables efficient access to the data and key registers. All write accesses to the AES module must  
be 32-bit operations, i.e. 8- or 16-bit operations are not supported.  
2.1.22 General Purpose Input/Output (GPIO)  
In the EFM32ZG210, there are 24 General Purpose Input/Output (GPIO) pins, which are divided into  
ports with up to 16 pins each. These pins can individually be configured as either an output or input. More  
advanced configurations like open-drain, filtering and drive strength can also be configured individually  
for the pins. The GPIO pins can also be overridden by peripheral pin connections, like Timer PWM  
outputs or USART communication, which can be routed to several locations on the device. The GPIO  
supports up to 16 asynchronous external pin interrupts, which enables interrupts from any pin on the  
device. Also, the input value of a pin can be routed through the Peripheral Reflex System to other  
peripherals.  
2.2 Configuration Summary  
The features of the EFM32ZG210 is a subset of the feature set described in the EFM32ZG Reference  
Manual. Table 2.1 (p. 6) describes device specific implementation of the features.  
Table 2.1. Configuration Summary  
Module  
Cortex-M0+  
DBG  
Configuration  
Pin Connections  
Full configuration  
Full configuration  
Full configuration  
Full configuration  
Full configuration  
Full configuration  
Full configuration  
Full configuration  
Full configuration  
Full configuration  
Full configuration with IrDA and I2S  
Full configuration  
Full configuration  
Full configuration  
Full configuration  
NA  
DBG_SWCLK, DBG_SWDIO,  
MSC  
NA  
DMA  
NA  
RMU  
NA  
EMU  
NA  
CMU  
CMU_OUT0, CMU_OUT1  
WDOG  
PRS  
NA  
NA  
I2C0  
I2C0_SDA, I2C0_SCL  
US0_TX, US0_RX. US0_CLK, US0_CS  
LEU0_TX, LEU0_RX  
TIM0_CC[2:0]  
USART0  
LEUART0  
TIMER0  
TIMER1  
RTC  
TIM1_CC[2:0]  
NA  
PCNT0  
ACMP0  
VCMP  
ADC0  
Full configuration, 16-bit count register PCNT0_S[1:0]  
Full configuration  
Full configuration  
Full configuration  
Full configuration  
Full configuration  
ACMP0_CH[1:0], ACMP0_O  
NA  
ADC0_CH[3:0]  
IDAC0_OUT  
NA  
IDAC0  
AES  
www.silabs.com  
2013-10-09 - EFM32ZG210FXX - d0065_Rev0.60  
6