欢迎访问ic37.com |
会员登录 免费注册
发布采购

FM25040A-GTR 参数 Datasheet PDF下载

FM25040A-GTR图片预览
型号: FM25040A-GTR
PDF下载: 下载PDF文件 查看货源
内容描述: [Memory Circuit, 512X8, CMOS, PDSO8, GREEN, MS-012AA, SOIC-8]
分类和应用: 光电二极管内存集成电路
文件页数/大小: 13 页 / 288 K
品牌: RAMTRON [ RAMTRON INTERNATIONAL CORPORATION ]
 浏览型号FM25040A-GTR的Datasheet PDF文件第3页浏览型号FM25040A-GTR的Datasheet PDF文件第4页浏览型号FM25040A-GTR的Datasheet PDF文件第5页浏览型号FM25040A-GTR的Datasheet PDF文件第6页浏览型号FM25040A-GTR的Datasheet PDF文件第8页浏览型号FM25040A-GTR的Datasheet PDF文件第9页浏览型号FM25040A-GTR的Datasheet PDF文件第10页浏览型号FM25040A-GTR的Datasheet PDF文件第11页  
FM25040A  
The BP1 and BP0 bits and the Write Enable Latch  
are the only mechanisms that protect the memory  
from writes. The remaining write protection features  
protect inadvertent changes to the block protect bits.  
The BP1 and BP0 bits allow software to selectively  
write protect the array. These settings are only used  
when the /WP pin is inactive and the WREN  
command has been issued. The following table  
summarizes the write protection conditions.  
Table 4. Write Protection  
WEL  
/WP  
X
Protected Blocks  
Protected  
Unprotected Blocks  
Status Register  
Protected  
0
1
1
Protected  
0
Protected  
Protected  
Protected  
1
Protected  
Unprotected  
Unprotected  
Memory Operation  
Read Operation  
The SPI interface, with its relatively high maximum  
clock frequency, highlights the fast write capability  
of the FRAM technology. Unlike SPI-bus  
EEPROMs, the FM25040A can perform sequential  
writes at bus speed. No page register is needed and  
any number of sequential writes may be performed.  
After the falling edge of /CS, the bus master can issue  
a READ op-code. Part of this op-code includes the  
upper bit of the memory address. The next byte is the  
lower 8-bits of the address. In total, the 9-bits specify  
the address of the first byte of the read operation.  
After the op-code is complete, the SI pin is ignored.  
The bus master then issues 8 clocks, with one bit read  
out for each. Addresses are incremented internally as  
long as the bus master continues to issue clocks. If  
the last address of 1FFh is reached, the counter will  
roll over to 000h. Data is read MSB first. The rising  
edge of /CS terminates a READ op-code operation..  
The bus configuration for read and write operations is  
shown below.  
Write Operation  
All writes to the memory array begin with a WREN  
op-code. The bus master then issues a WRITE op-  
code. Part of this op-code includes the upper bit of  
the memory address. Bit 3 in the op-code corresponds  
to A8. The next byte is the lower 8-bits of the address  
A7-A0. In total, the 9-bits specify the address of the  
first byte of the write operation. Subsequent bytes are  
data and they are written sequentially. Addresses are  
incremented internally as long as the bus master  
continues to issue clocks. If the last address of 1FFh  
is reached, the counter will roll over to 000h. Data is  
written MSB first.  
Hold  
The /HOLD pin can be used to interrupt a serial  
operation without aborting it. If the bus master takes  
the /HOLD pin low while SCK is low, the current  
operation will pause. Taking the /HOLD pin high  
while SCK is low will resume an operation. The  
transitions of /HOLD must occur while SCK is low,  
but the SCK pin can toggle during a hold state.  
Unlike EEPROMs, any number of bytes can be  
written sequentially and each byte is written to  
memory immediately after it is clocked in (after the  
8th clock). The rising edge of /CS terminates a  
WRITE op-code operation.  
Rev. 3.2  
Feb. 2011  
Page 7 of 13