欢迎访问ic37.com |
会员登录 免费注册
发布采购

FM24CL64-GTR 参数 Datasheet PDF下载

FM24CL64-GTR图片预览
型号: FM24CL64-GTR
PDF下载: 下载PDF文件 查看货源
内容描述: [Memory Circuit, 8KX8, CMOS, PDSO8, GREEN, MS-012AA, SOIC-8]
分类和应用: 存储
文件页数/大小: 13 页 / 115 K
品牌: RAMTRON [ RAMTRON INTERNATIONAL CORPORATION ]
 浏览型号FM24CL64-GTR的Datasheet PDF文件第1页浏览型号FM24CL64-GTR的Datasheet PDF文件第3页浏览型号FM24CL64-GTR的Datasheet PDF文件第4页浏览型号FM24CL64-GTR的Datasheet PDF文件第5页浏览型号FM24CL64-GTR的Datasheet PDF文件第6页浏览型号FM24CL64-GTR的Datasheet PDF文件第7页浏览型号FM24CL64-GTR的Datasheet PDF文件第8页浏览型号FM24CL64-GTR的Datasheet PDF文件第9页  
FM24CL64  
Address  
Latch  
2,048 x 32  
FRAM Array  
Counter  
8
`
SDA  
Serial to Parallel  
Converter  
Data Latch  
SCL  
WP  
Control Logic  
A0-A2  
Figure 1. FM24CL64 Block Diagram  
Pin Description  
Pin Name  
Type  
Pin Description  
A0-A2  
Input  
Address 0-2. These pins are used to select one of up to 8 devices of the same type on  
the same two-wire bus. To select the device, the address value on the three pins must  
match the corresponding bits contained in the device address. The address pins are  
pulled down internally.  
SDA  
I/O  
Serial Data Address. This is a bi-directional line for the two-wire interface. It is  
open-drain and is intended to be wire-OR’d with other devices on the two-wire bus.  
The input buffer incorporates a Schmitt trigger for noise immunity and the output  
driver includes slope control for falling edges. A pull-up resistor is required.  
Serial Clock. The serial clock line for the two-wire interface. Data is clocked out of  
the part on the falling edge, and in on the rising edge. The SCL input also  
incorporates a Schmitt trigger input for noise immunity.  
Write Protect. When tied to VDD, addresses in the entire memory map will be write-  
protected. When WP is connected to ground, all addresses may be written. This pin  
is pulled down internally.  
SCL  
WP  
Input  
Input  
VDD  
VSS  
Supply  
Supply  
Supply Voltage: 2.7V to 3.6V  
Ground  
Rev. 3.1  
Mar. 2005  
Page 2 of 14