欢迎访问ic37.com |
会员登录 免费注册
发布采购

M12L64164A-6TG2M 参数 Datasheet PDF下载

M12L64164A-6TG2M图片预览
型号: M12L64164A-6TG2M
PDF下载: 下载PDF文件 查看货源
内容描述: [Synchronous DRAM, 4MX16, 5.5ns, CMOS, PDSO54, 0.400 X 0.875 INCH, 0.80 MM PITCH, LEAD FREE, TSOP2-54]
分类和应用: 动态存储器光电二极管内存集成电路
文件页数/大小: 45 页 / 1255 K
品牌: ESMT [ ELITE SEMICONDUCTOR MEMORY TECHNOLOGY INC. ]
 浏览型号M12L64164A-6TG2M的Datasheet PDF文件第3页浏览型号M12L64164A-6TG2M的Datasheet PDF文件第4页浏览型号M12L64164A-6TG2M的Datasheet PDF文件第5页浏览型号M12L64164A-6TG2M的Datasheet PDF文件第6页浏览型号M12L64164A-6TG2M的Datasheet PDF文件第8页浏览型号M12L64164A-6TG2M的Datasheet PDF文件第9页浏览型号M12L64164A-6TG2M的Datasheet PDF文件第10页浏览型号M12L64164A-6TG2M的Datasheet PDF文件第11页  
ESMT  
M12L64164A (2M)  
SIMPLIFIED TRUTH TABLE  
A11,  
A9~A0  
BA0  
BA1  
COMMAND  
CKEn-1 CKEn  
DQM  
CS RAS CAS WE  
Note  
A10/AP  
1,2  
3
Register  
Refresh  
Mode Register set  
Auto Refresh  
H
H
X
H
L
L
L
L
L
L
L
L
X
OP CODE  
X
H
X
3
Entry  
Self  
3
Refresh  
L
H
L
H
X
L
H
X
H
H
X
H
X
X
X
Exit  
L
H
H
H
X
X
X
3
Bank Active & Row Addr.  
V
V
Row Address  
Auto Precharge Disable  
L
Column  
Address  
(A0~A7)  
4
Read &  
L
H
L
H
X
Column Address  
Auto Precharge Enable  
Auto Precharge Disable  
H
L
4,5  
4
Column  
Address  
(A0~A7)  
Write &  
H
H
H
X
X
X
L
L
L
H
H
L
L
H
H
L
L
L
X
X
X
V
Column Address  
Auto Precharge Enable  
H
4,5  
6
Burst Stop  
X
Bank Selection  
All Banks  
V
X
L
Precharge  
X
H
H
L
X
V
X
X
V
X
X
V
X
Clock Suspend or  
Active Power Down  
Entry  
Exit  
H
L
L
H
L
X
X
X
X
X
X
H
L
X
H
X
V
X
H
X
V
X
H
X
V
Entry  
H
Precharge Power Down Mode  
H
L
Exit  
L
H
X
X
DQM  
H
H
X
X
H
V
X
X
X
7
H
L
X
H
X
H
No Operating Command  
(V = Valid, X = Don’t Care. H = Logic High, L = Logic Low)  
Note:  
1.OP Code: Operating Code  
A0~A11 & BA0, BA1: Program keys. (@ MRS)  
2.MRS can be issued only at all banks precharge state.  
A new command can be issued after 2 CLK cycles of MRS.  
3.Auto refresh functions are as same as CBR refresh of DRAM.  
The automatical precharge without row precharge of command is meant by “Auto”.  
Auto/self refresh can be issued only at all banks idle state.  
4.BA0, BA1 : Bank select addresses.  
If both BA0 and BA1 are “Low” at read, write, row active and precharge, bank A is selected.  
If both BA0 is “Low” and BA1 is “High” at read, write, row active and precharge, bank B is selected.  
If both BA0 is “High” and BA1 is “Low” at read, write, row active and precharge, bank C is selected.  
If both BA0 and BA1 are “High” at read, write, row active and precharge, bank D is selected  
If A10/AP is “High” at row precharge, BA0 and BA1 is ignored and all banks are selected.  
5.During burst read or write with auto precharge, new read/write command can not be issued.  
Another bank read/write command can be issued after the end of burst.  
New row active of the associated bank can be issued at tRP after the end of burst.  
6.Burst stop command is valid at every burst length.  
7.DQM sampled at positive going edge of a CLK and masks the data-in at the very CLK (write DQM latency is 0), but  
makes Hi-Z state the data-out of 2 CLK cycles after.(Read DQM latency is 2)  
Elite Semiconductor Memory Technology Inc.  
Publication Date: Apr. 2012  
Revision: 1.6 7/45