欢迎访问ic37.com |
会员登录 免费注册
发布采购

M12L16161A-7T 参数 Datasheet PDF下载

M12L16161A-7T图片预览
型号: M12L16161A-7T
PDF下载: 下载PDF文件 查看货源
内容描述: 512K X 16位X 2Banks同步DRAM [512K x 16Bit x 2Banks Synchronous DRAM]
分类和应用: 动态存储器
文件页数/大小: 27 页 / 568 K
品牌: ESMT [ ELITE SEMICONDUCTOR MEMORY TECHNOLOGY INC. ]
 浏览型号M12L16161A-7T的Datasheet PDF文件第5页浏览型号M12L16161A-7T的Datasheet PDF文件第6页浏览型号M12L16161A-7T的Datasheet PDF文件第7页浏览型号M12L16161A-7T的Datasheet PDF文件第8页浏览型号M12L16161A-7T的Datasheet PDF文件第10页浏览型号M12L16161A-7T的Datasheet PDF文件第11页浏览型号M12L16161A-7T的Datasheet PDF文件第12页浏览型号M12L16161A-7T的Datasheet PDF文件第13页  
M12L16161A  
Burst Length and Sequence  
(Burst of Two)  
Starting Address  
Sequential Addressing  
Interleave Addressing  
(column address A0 binary)  
Sequence (decimal)  
Sequence (decimal)  
0
1
0,1  
1,0  
0,1  
1,0  
(Burst of Four)  
Starting Address  
(column address A1-A0, binary)  
Sequential Addressing  
Sequence (decimal)  
0,1,2,3  
Interleave Addressing  
Sequence (decimal)  
0,1,2,3  
00  
01  
10  
11  
1,2,3,0  
2,3,0,1  
3,0,1,2  
1,0,3,2  
2,3,0,1  
3,2,1,0  
(Burst of Eight)  
Starting Address  
(column address A2-A0, binary)  
Sequential Addressing  
Sequence (decimal)  
0,1,2,3,4,5,6,7  
1,2,3,4,5,6,7,0  
2,3,4,5,6,7,0,1  
3,4,5,6,7,0,1,2  
4,5,6,7,0,1,2,3  
5,6,7,0,1,2,3,4  
6,7,0,1,2,3,4,5  
7,0,1,2,3,4,5,6  
Interleave Addressing  
Sequence (decimal)  
0,1,2,3,4,5,6,7  
1,0,3,2,5,4,7,6  
2,3,0,1,6,7,4,5  
3,2,1,0,7,6,5,4  
4,5,6,7,0,1,2,3  
5,4,7,6,1,0,3,2  
6,7,4,5,2,3,0,1  
7,6,5,4,3,2,1,0  
000  
001  
010  
011  
100  
101  
110  
111  
Full page burst is an extension of the above tables of Sequential Addressing, with the length being 256 for 1Mx16 divice.  
POWER UP SEQUENCE  
1.Apply power and start clock, attempt to maintain CKE= “H”, L(U)DQM = “H” and the other pin are NOP condition at the  
inputs.  
2.Maintain stable power, stable clock and NOP input condition for a minimum of 200us.  
3.Issue precharge commands for all banks of the devices.  
4.Issue 2 or more auto-refresh commands.  
5.Issue mode register set command to initialize the mode register.  
Cf.)Sequence of 4 & 5 is regardless of the order.  
:
Publication Da te J an. 2000  
Elite Semiconductor Memory Technology Inc.  
P.9  
:
Revis ion 1.3u