ESMT
M12L128168A (2L)
Operation Temperature Condition -40°C~85°C
AC OPERATING TEST CONDITIONS (VDD = 3.3V ± 0.3V, TA = -40 to 85 °C )
Parameter
Input levels (Vih/Vil)
Value
2.4/0.4
1.4
Unit
V
Input timing measurement reference level
Input rise and fall-time
V
tr/tf = 1/1
1.4
ns
V
Output timing measurement reference level
Output load condition
See Fig. 2
Vtt = 1.4V
3.3V
50 Ω
1200
Ω
VOH (DC) =2.4V , IOH = -2 mA
VOL (DC) =0.4V , IOL = 2 mA
Output
Output
Z0 =50 Ω
50pF
50pF
870 Ω
(Fig. 1) DC Output Load Circuit
(Fig. 2) AC Output Load Circuit
OPERATING AC PARAMETER
(AC operating conditions unless otherwise noted)
Version
Parameter
Symbol
Unit
Note
-5
10
15
-6
12
18
-7
14
20
Row active to row active delay
tRRD(min)
ns
ns
1
1
t
RCD(min)
RAS to CAS delay
Row precharge time
tRP(min)
15
38
18
40
20
42
ns
ns
1
1
tRAS(min)
Row active time
t
RAS(max)
tRC(min)
RFC(min)
100
us
ns
@ Operating
Row cycle time
53
55
58
60
63
70
1
@ Auto refresh
t
ns
1,5
Last data in to col. address delay
Last data in to row precharge
Last data in to burst stop
tCDL(min)
tRDL(min)
tBDL(min)
tREF(max)
tCCD(min)
1
2
CLK
CLK
CLK
ms
2
2
2
6
3
1
Refresh period (4,096 rows)
Col. address to col. address delay
64
1
CLK
CAS latency = 3
CAS latency = 2
2
1
Number of valid
Output data
ea
4
Note: 1. The minimum number of clock cycles is determined by dividing the minimum time required with clock cycle time and then
rounding off to the next higher integer.
2. Minimum delay is required to complete write.
3. All parts allow every cycle column address change.
4. In case of row precharge interrupt, auto precharge and read burst stop.
5. A new command may be given tRFC after self refresh exit.
6. A maximum of eight consecutive AUTO REFRESH commands (with tRFC(min)) can be posted to any given SDRAM, and
the maximum absolute interval between any AUTO REFRESH command and the next AUTO REFRESH command is
8x15.6μ s.)
Elite Semiconductor Memory Technology Inc.
Publication Date: May 2012
Revision: 1.1 5/45