欢迎访问ic37.com |
会员登录 免费注册
发布采购

F25L04UA-75PG 参数 Datasheet PDF下载

F25L04UA-75PG图片预览
型号: F25L04UA-75PG
PDF下载: 下载PDF文件 查看货源
内容描述: 3V只有4兆位串行闪存 [3V Only 4 Mbit Serial Flash Memory]
分类和应用: 闪存存储内存集成电路光电二极管时钟
文件页数/大小: 25 页 / 271 K
品牌: ESMT [ ELITE SEMICONDUCTOR MEMORY TECHNOLOGY INC. ]
 浏览型号F25L04UA-75PG的Datasheet PDF文件第1页浏览型号F25L04UA-75PG的Datasheet PDF文件第2页浏览型号F25L04UA-75PG的Datasheet PDF文件第3页浏览型号F25L04UA-75PG的Datasheet PDF文件第4页浏览型号F25L04UA-75PG的Datasheet PDF文件第6页浏览型号F25L04UA-75PG的Datasheet PDF文件第7页浏览型号F25L04UA-75PG的Datasheet PDF文件第8页浏览型号F25L04UA-75PG的Datasheet PDF文件第9页  
ESMT  
F25L04UA  
Hold Operation  
coincide with the SCK active low state, then the device exits in  
Hold mode when the SCK next reaches the active low state. See  
Figure 3 for Hold Condition waveform.  
HOLD pin is used to pause a serial sequence underway with the  
SPI flash memory without resetting the clocking sequence. To  
activate the HOLD mode, CE must be in active low state. The  
HOLD mode begins when the SCK active low state coincides  
with the falling edge of the HOLD signal. The HOLD mode ends  
Once the device enters Hold mode, SO will be in high impedance  
state while SI and SCK can be VIL or VIH.  
when the HOLD signal’s rising edge coincides with the SCK  
active low state.  
If CE is driven active high during a Hold condition, it resets the  
internal logic of the device. As long as HOLD signal is low, the  
memory remains in the Hold condition. To resume  
If the falling edge of the HOLD signal does not coincide with the  
SCK active low state, then the device enters Hold mode when the  
SCK next reaches the active low state.  
communication with the device, HOLD must be driven active  
high, and CE must be driven active low. See Figure 17 for Hold  
timing.  
Similarly, if the rising edge of the HOLD signal does not  
SCK  
HOLD  
Hold  
Active  
Active  
Active  
Hold  
Figure 3 : HOLD CONDITION WAVEFORM  
Write Protection  
TABLE3: CONDITIONS TO EXECUTE  
WRITE-STATUS- REGISTER (WRSR)  
INSTRUCTION  
F25L04UA provides software Write protection.  
The Write Protect pin ( WP ) enables or disables the lockdown  
function of the status register. The Block-Protection bits (BP1,  
BP0, and BPL) in the status register provide Write protection to  
the memory array and the status register. See Table 2 for  
Block-Protection description.  
BPL  
1
Execute WRSR Instruction  
Not Allowed  
WP  
L
L
0
Allowed  
Write Protect Pin ( WP )  
The Write Protect ( WP ) pin enables the lock-down function of  
H
X
Allowed  
the BPL bit (bit 7) in the status register. When WP is driven low,  
the execution of the Write-Status-Register (WRSR) instruction is  
determined by the value of the BPL bit (see Table 3). When WP  
is high, the lock-down function of the BPL bit is disabled.  
Elite Semiconductor Memory Technology Inc.  
Publication Date: Jan. 2009  
Revision: 1.2 5/25