EBE11FD8AHFT, EBE11FD8AHFE, EBE11FD8AHFL
Advanced Memory Buffer Block Diagram
Southbound
Data in
Southbound
10×2
Data out
10×2
Reference
clock
Data merge
PLL
RE-time
Re-synch
1×2
Demux
PISO
/RESET
Reset
control
10×12
10×12
Link init SM
and control
and CSRs
Init
patterns
Thermal
sensor
Mux
4
4
IBIST-RX
LAI logic
DRAM Command
IBIST-TX
DRAM clock
DRAM clock
failover
Command
decoder &
CRC check
Command
out
29
29
DRAM
address and
command copy1
Mux
Mux
DRAM
interface
DDR state controller
and CSRs
DRAM
address and
command copy2
Core
controller
and CSRs
Write data
FIFO
Data out
Data in
72+18×2
DRAM
data and strobes
External MemBIST
DDR calibration
Sync & idle
pattern
generator
Data CRC
generator and
Read FIFO
NB LAI Buffer
IBIST-TX IBIST-RX
LAI
controller
Link init SM
and control
and CSRs
Mux
SMBus
failover
SMBus
14×6×2
14×12
controller
PISO
Demux
Re-synch
RE-time
Data merge
Northbound
Data Out
Northbound
14×2
14×2
Data In
Note: This figure is a conceptual block diagram of the AMB’s data flow and clock domains.
Preliminary Data Sheet E1000E30 (Ver. 3.0)
4