欢迎访问ic37.com |
会员登录 免费注册
发布采购

GD25D10B 参数 Datasheet PDF下载

GD25D10B图片预览
型号: GD25D10B
PDF下载: 下载PDF文件 查看货源
内容描述: [1M-bit Serial Flash]
分类和应用:
文件页数/大小: 28 页 / 2328 K
品牌: ELM [ ELM ELECTRONICS ]
 浏览型号GD25D10B的Datasheet PDF文件第4页浏览型号GD25D10B的Datasheet PDF文件第5页浏览型号GD25D10B的Datasheet PDF文件第6页浏览型号GD25D10B的Datasheet PDF文件第7页浏览型号GD25D10B的Datasheet PDF文件第9页浏览型号GD25D10B的Datasheet PDF文件第10页浏览型号GD25D10B的Datasheet PDF文件第11页浏览型号GD25D10B的Datasheet PDF文件第12页  
GD25D10BxIGx Uniform sector dual and quad serial flash  
http://www.elm-tech.com  
The Block protect (BP2, BP1, BP0) bits can be written provided that the Hardware Protected mode has not been  
set. The Chip Erase (CE) command is executed,if the Block Protect (BP2, BP1, BP0) bits are all 0.The default  
value of BP2:0 are 0s.  
SRP bit.  
The Status Register Protect (SRP) bit operates in conjunction with the Write Protect (WP#) signal. The Status  
Register Write Protect (SRP) bit and Write Protect (WP#) signal set the device to the hardware Protected mode.  
When the Status Register Protect (SRP) bit is set to 1, and Write Protect (WP#) is driven Low. In this mode,  
the non-volatile bits of the Status Register (SRP, BP2, BP1, BP0) become read-only bits and the Write Status  
Register (WRSR) instruction is not execution. The default value of SRP is 0.  
SRP  
#WP  
Status Register  
Description  
The Status Register can be written to after a Write Enable  
command, WEL=1.(Default)  
0
×
Software Protected  
WP#=0, the Status Register locked and can not be written  
to.  
1
1
0
1
Hardware Protected  
WP#=1, the Status Register is unlocked and can be  
written to after a Write Enable command, WEL=1.  
Hardware Unprotected  
7. COMMANDS DESCRIPTION  
All commands, addresses and data are shifted in and out of the device by the host system, with the most  
significant bit first. On the first rising edge of SCLK after CS# is driven low, the one-byte command code must  
be shifted into the device, with the most significant bit first on SI, each bit being latched on the rising edges of  
SCLK.  
See Table2, every command sequence starts with a one-byte command code. Depending on the command, this  
might be followed by address bytes, or data bytes, or dummy bytes. CS# must be driven high after the last bit of  
the command sequence has been shifted in.  
For the command of Read, Fast Read, Read Status Register or Release from Deep Power-Down, and Read  
Device ID, the shifted-in command sequence is followed by a data-out sequence. CS# can be driven high after  
any bit of the data-out sequence is being shifted out.  
For the command of Page Program, Sector Erase, Block Erase, Chip Erase, Write Status Register, Write  
Enable, Write Disable or Deep Power-Down command, CS# must be driven high exactly at a byte boundary,  
which means the clock pulse number should be an exact multiple of eight. Otherwise the command is rejected to  
executed. Especially for Page Program command, if at any time the input end is not a completed byte, nothing  
will be written into the memory array, neither would WEL bit be reset.  
Rev.1.0  
28 - 8