欢迎访问ic37.com |
会员登录 免费注册
发布采购

28LV64 参数 Datasheet PDF下载

28LV64图片预览
型号: 28LV64
PDF下载: 下载PDF文件 查看货源
内容描述: 64K位CMOS并行EEPROM [64K-Bit CMOS PARALLEL EEPROM]
分类和应用: 可编程只读存储器电动程控只读存储器电可擦编程只读存储器
文件页数/大小: 12 页 / 528 K
品牌: CATALYST [ CATALYST SEMICONDUCTOR ]
 浏览型号28LV64的Datasheet PDF文件第2页浏览型号28LV64的Datasheet PDF文件第3页浏览型号28LV64的Datasheet PDF文件第4页浏览型号28LV64的Datasheet PDF文件第5页浏览型号28LV64的Datasheet PDF文件第7页浏览型号28LV64的Datasheet PDF文件第8页浏览型号28LV64的Datasheet PDF文件第9页浏览型号28LV64的Datasheet PDF文件第10页  
CAT28LV64  
Byte Write  
DEVICE OPERATION  
A write cycle is executed when both CE and WE are low,  
and OE is high. Write cycles can be initiated using either  
WE or CE, with the address input being latched on the  
falling edge of WE or CE, whichever occurs last. Data,  
conversely, is latched on the rising edge of WE or CE,  
whichever occurs first. Once initiated, a byte write cycle  
automatically erases the addressed byte and the new  
data is written within 5 ms.  
Read  
Data stored in the CAT28LV64 is transferred to the data  
bus when WE is held high, and both OE and CE are held  
low. The data bus is set to a high impedance state when  
eitherCEorOEgoeshigh.This2-linecontrolarchitecture  
can be used to eliminate bus contention in a system  
environment.  
Figure 3. Read Cycle  
t
RC  
ADDRESS  
CE  
t
CE  
t
OE  
OE  
V
IH  
t
WE  
LZ  
t
OHZ  
t
t
HZ  
DATA VALID  
t
OH  
DATA VALID  
t
OLZ  
HIGH-Z  
DATA OUT  
AA  
Figure 4. Byte Write Cycle [WE Controlled]  
t
WC  
ADDRESS  
t
t
AH  
AS  
t
t
CH  
CS  
CE  
OE  
WE  
t
t
t
OEH  
OES  
WP  
t
BLC  
HIGH-Z  
DATA OUT  
DATA IN  
DATA VALID  
DS  
t
t
DH  
Doc. No. 1010, Rev. D  
6