BH616UV8010
n DATA RETENTION CHARACTERISTICS (TA = -40OC to +85OC)
SYMBOL
VDR
PARAMETER
VCC for Data Retention
Data Retention Current
TEST CONDITIONS
MIN.
1.0
--
TYP. (1)
MAX.
UNITS
CE1≧VCC-0.2V or CE2≦0.2V,
VIN≧VCC-0.2V or VIN≦0.2V
CE1≧VCC-0.2V or CE2≦0.2V,
VIN≧VCC-0.2V or VIN≦0.2V
--
1.2
--
--
7.0
--
V
ICCDR
tCDR
uA
ns
ns
VCC=1.2V
Chip Deselect to Data
Retention Time
0
See Retention Waveform
(2)
tR
Operation Recovery Time
tRC
--
--
1. Typical characteristics are at TA=25OC and not 100% tested.
2. tRC = Read Cycle Time.
n LOW VCC DATA RETENTION WAVEFORM (1) (CE1 Controlled)
Data Retention Mode
DR≧1.0V
V
VCC
VCC
VCC
tCDR
tR
CE1≧VCC - 0.2V
VIH
VIH
CE1
n LOW VCC DATA RETENTION WAVEFORM (2) (CE2 Controlled)
Data Retention Mode
V
DR≧1.0V
VCC
VCC
VCC
tCDR
tR
CE2≦0.2V
CE2
VIL
VIL
n AC TEST CONDITIONS
n KEY TO SWITCHING WAVEFORMS
(Test Load and Input/Output Reference)
WAVEFORM
INPUTS
OUTPUTS
Input Pulse Levels
VCC / 0V
1V/ns
MUST BE
STEADY
MUST BE
STEADY
Input Rise and Fall Times
Input and Output Timing
Reference Level
0.5Vcc
MAY CHANGE
FROM “H” TO “L”
WILL BE CHANGE
FROM “H” TO “L”
tCLZ1, tCLZ2, tBE, tOLZ, tCHZ1
,
CL = 5pF+1TTL
CL = 30pF+1TTL
tCHZ2, tBDO, tOHZ, tWHZ, tOW
Output Load
MAY CHANGE
FROM “L” TO “H”
WILL BE CHANGE
FROM “L” TO “H”
Others
DON’T CARE
ANY CHANGE
PERMITTED
ALL INPUT PULSES
CHANGE :
STATE UNKNOW
VCC
1 TTL
90%
90%
Output
10%
10%
CENTER LINE IS
HIGH INPEDANCE
“OFF” STATE
GND
DOES NOT
APPLY
(1)
®
¬
®
¬
CL
Rise Time:
1V/ns
Fall Time:
1V/ns
1. Including jig and scope capacitance.
Revision 1.2
R0201-BH616UV8010
4
May.
2006