欢迎访问ic37.com |
会员登录 免费注册
发布采购

RTL8100BLLQTP 参数 Datasheet PDF下载

RTL8100BLLQTP图片预览
型号: RTL8100BLLQTP
PDF下载: 下载PDF文件 查看货源
内容描述: REALTEK单芯片快速以太网电源管理控制器 [REALTEK SINGLE CHIP FAST ETHERNET CONTROLLER WITH POWER MANAGEMENT]
分类和应用: 控制器LTE以太网以太网:16GBASE-T
文件页数/大小: 58 页 / 658 K
品牌: ETC [ ETC ]
 浏览型号RTL8100BLLQTP的Datasheet PDF文件第3页浏览型号RTL8100BLLQTP的Datasheet PDF文件第4页浏览型号RTL8100BLLQTP的Datasheet PDF文件第5页浏览型号RTL8100BLLQTP的Datasheet PDF文件第6页浏览型号RTL8100BLLQTP的Datasheet PDF文件第8页浏览型号RTL8100BLLQTP的Datasheet PDF文件第9页浏览型号RTL8100BLLQTP的Datasheet PDF文件第10页浏览型号RTL8100BLLQTP的Datasheet PDF文件第11页  
RTL8100B(L)
GNTB
REQB
IDSEL
INTAB
IRDYB
I
T/S
I
O/D
S/T/S
84
85
99
81
13
Grant:
This signal is asserted low to indicate to the RTL8100B(L) that
the central arbiter has granted ownership of the bus to the RTL8100B
(L). This input is used when the RTL8100B(L) is acting as a bus master.
Request:
The RTL8100B(L) will assert this signal low to request the
ownership of the bus from the central arbiter.
Initialization Device Select:
This pin allows the RTL8100B(L) to
identify when configuration read/write transactions are intended for it.
INTAB:
Used to request an interrupt. It is asserted low when an
interrupt condition occurs, as defined by the Interrupt Status, Interrupt
Mask and Interrupt Enable registers.
Initiator Ready:
This indicates the initiating agent’s ability to complete
the current data phase of the transaction.
As a bus master, this signal will be asserted low when the
RTL8100B(L) is ready to complete the current data phase transaction.
This signal is used in conjunction with the TRDYB signal. Data
transaction takes place at the rising edge of CLK when both IRDYB and
TRDYB are asserted low. As a target, this signal indicates that the
master has put data on the bus.
Target Ready:
This indicates the target agent’s ability to complete the
current phase of the transaction.
As a bus master, this signal indicates that the target is ready for the data
during write operations and with the data during read operations. As a
target, this signal will be asserted low when the (slave) device is ready
to complete the current data phase transaction. This signal is used in
conjunction with the IRDYB signal. Data transaction takes place at the
rising edge of CLK when both IRDYB and TRDYB are asserted low.
Parity:
This signal indicates even parity across AD31-0 and C/BE3-0
including the PAR pin. As a master, PAR is asserted during address and
write data phases. As a target, PAR is asserted during read data phases.
Parity Error:
When the RTL8100B(L) is the bus master and a parity
error is detected, the RTL8100B(L) asserts both SERR bit in ISR and
Configuration Space command bit 8 (SERRB enable). Next, it
completes the current data burst transaction, then stops operation and
resets itself. After the host clears the system error, the RTL8100B(L)
continues its operation.
When the RTL8100B(L) is the bus target and a parity error is detected,
the RTL8100B(L) asserts this PERRB pin low.
System Error:
If an address parity error is detected and Configuration
Space Status register bit 15 (detected parity error) is enabled,
RTL8100B(L) asserts both SERRB pin low and bit 14 of Status register
in Configuration Space.
Stop:
Indicates the current target is requesting the master to stop the
current transaction.
Reset:
When RSTB is asserted low, the RTL8100B(L) performs
internal system hardware reset. RSTB must be held for a minimum of
120 ns.
TRDYB
S/T/S
14
PAR
PERRB
T/S
S/T/S
20
18
SERRB
O/D
19
STOPB
RSTB
S/T/S
I
17
82
2001-11-9
7
Rev.1.41