欢迎访问ic37.com |
会员登录 免费注册
发布采购

EPM7256AETC100-10 参数 Datasheet PDF下载

EPM7256AETC100-10图片预览
型号: EPM7256AETC100-10
PDF下载: 下载PDF文件 查看货源
内容描述: [ ]
分类和应用: 可编程逻辑输入元件LTE时钟
文件页数/大小: 60 页 / 975 K
品牌: ETC [ ETC ]
 浏览型号EPM7256AETC100-10的Datasheet PDF文件第1页浏览型号EPM7256AETC100-10的Datasheet PDF文件第3页浏览型号EPM7256AETC100-10的Datasheet PDF文件第4页浏览型号EPM7256AETC100-10的Datasheet PDF文件第5页浏览型号EPM7256AETC100-10的Datasheet PDF文件第6页浏览型号EPM7256AETC100-10的Datasheet PDF文件第7页浏览型号EPM7256AETC100-10的Datasheet PDF文件第8页浏览型号EPM7256AETC100-10的Datasheet PDF文件第9页  
MAX 7000A Programmable Logic Device Data Sheet
...and More
Features
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
4.5-ns pin-to-pin logic delays with counter frequencies of up to
227.3 MHz
MultiVolt
TM
I/O interface enables device core to run at 3.3 V, while
I/O pins are compatible with 5.0-V, 3.3-V, and 2.5-V logic levels
Pin counts ranging from 44 to 256 in a variety of thin quad flat pack
(TQFP), plastic quad flat pack (PQFP), ball-grid array (BGA), space-
saving FineLine BGA
TM
, and plastic J-lead chip carrier (PLCC)
packages
Supports hot-socketing in MAX 7000AE devices
Programmable interconnect array (PIA) continuous routing structure
for fast, predictable performance
PCI-compatible
Bus-friendly architecture, including programmable slew-rate control
Open-drain output option
Programmable macrocell registers with individual clear, preset,
clock, and clock enable controls
Programmable power-up states for macrocell registers in
MAX 7000AE devices
Programmable power-saving mode for 50% or greater power
reduction in each macrocell
Configurable expander product-term distribution, allowing up to
32 product terms per macrocell
Programmable security bit for protection of proprietary designs
6 to 10 pin- or logic-driven output enable signals
Two global clock signals with optional inversion
Enhanced interconnect resources for improved routability
Fast input setup times provided by a dedicated path from I/O pin to
macrocell registers
Programmable output slew-rate control
Programmable ground pins
Software design support and automatic place-and-route provided by
Altera’s development systems for Windows-based PCs and Sun
SPARCstation, and HP 9000 Series 700/800 workstations
Additional design entry and simulation support provided by EDIF
2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM),
Verilog HDL, VHDL, and other interfaces to popular EDA tools from
manufacturers such as Cadence, Exemplar Logic, Mentor Graphics,
OrCAD, Synopsys, Synplicity, and VeriBest
Programming support with Altera’s Master Programming Unit
(MPU), MasterBlaster
TM
serial/universal serial bus (USB)
communications cable, ByteBlasterMV
TM
parallel port download
cable, and BitBlaster
TM
serial download cable, as well as
programming hardware from third-party manufacturers and any
Jam
TM
STAPL File (.jam), Jam Byte-Code File (.jbc), or Serial Vector
Format File- (.svf) capable in-circuit tester
2
Altera Corporation