欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6433846XXXH 参数 Datasheet PDF下载

HD6433846XXXH图片预览
型号: HD6433846XXXH
PDF下载: 下载PDF文件 查看货源
内容描述: 微控制器\n [Microcontroller ]
分类和应用: 微控制器外围集成电路时钟
文件页数/大小: 524 页 / 1465 K
品牌: ETC [ ETC ]
 浏览型号HD6433846XXXH的Datasheet PDF文件第35页浏览型号HD6433846XXXH的Datasheet PDF文件第36页浏览型号HD6433846XXXH的Datasheet PDF文件第37页浏览型号HD6433846XXXH的Datasheet PDF文件第38页浏览型号HD6433846XXXH的Datasheet PDF文件第40页浏览型号HD6433846XXXH的Datasheet PDF文件第41页浏览型号HD6433846XXXH的Datasheet PDF文件第42页浏览型号HD6433846XXXH的Datasheet PDF文件第43页  
If an odd address is specified as a branch destination or as the operand address of a MOV.W  
instruction, the least significant bit is regarded as 0, causing word access to be performed at the  
address preceding the specified address. See 2.3.2, Memory Data Formats, for further information.  
2.4.2  
Effective Address Calculation  
Table 2-2 shows how effective addresses are calculated in each of the addressing modes.  
Arithmetic and logic instructions use register direct addressing (1). The ADD.B, ADDX, SUBX,  
CMP.B, AND, OR, and XOR instructions can also use immediate addressing (6).  
Data transfer instructions can use all addressing modes except program-counter relative (7) and  
memory indirect (8).  
Bit manipulation instructions can use register direct (1), register indirect (2), or 8-bit absolute  
addressing (5) to specify the operand. Register indirect (1) (BSET, BCLR, BNOT, and BTST  
instructions) or 3-bit immediate addressing (6) can be used independently to specify a bit position  
in the operand.  
24  
 复制成功!