欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP1K10 参数 Datasheet PDF下载

EP1K10图片预览
型号: EP1K10
PDF下载: 下载PDF文件 查看货源
内容描述: 可编程逻辑器件系列 [Programmable Logic Device Family]
分类和应用: 可编程逻辑器件
文件页数/大小: 86 页 / 915 K
品牌: ETC [ ETC ]
 浏览型号EP1K10的Datasheet PDF文件第1页浏览型号EP1K10的Datasheet PDF文件第2页浏览型号EP1K10的Datasheet PDF文件第3页浏览型号EP1K10的Datasheet PDF文件第5页浏览型号EP1K10的Datasheet PDF文件第6页浏览型号EP1K10的Datasheet PDF文件第7页浏览型号EP1K10的Datasheet PDF文件第8页浏览型号EP1K10的Datasheet PDF文件第9页  
ACEX 1K Programmable Logic Device Family Data Sheet
General
Description
Altera
®
ACEX 1K devices provide a die-efficient, low-cost architecture by
combining look-up table (LUT) architecture with EABs. LUT-based logic
provides optimized performance and efficiency for data-path, register
intensive, mathematical, or digital signal processing (DSP) designs, while
EABs implement RAM, ROM, dual-port RAM, or first-in first-out (FIFO)
functions. These elements make ACEX 1K suitable for complex logic
functions and memory functions such as digital signal processing, wide
data-path manipulation, data transformation and microcontrollers, as
required in high-performance communications applications. Based on
reconfigurable CMOS SRAM elements, the ACEX 1K architecture
incorporates all features necessary to implement common gate array
megafunctions, along with a high pin count to enable an effective interface
with system components. The advanced process and the low voltage
requirement of the 2.5-V core allow ACEX 1K devices to meet the
requirements of low-cost, high-volume applications ranging from DSL
modems to low-cost switches.
The ability to reconfigure ACEX 1K devices enables complete testing prior
to shipment and allows the designer to focus on simulation and design
verification. ACEX 1K device reconfigurability eliminates inventory
management for gate array designs and test vector generation for fault
coverage.
Table 4
shows ACEX 1K device performance for some common designs.
All performance results were obtained with Synopsys DesignWare or
LPM functions. Special design techniques are not required to implement
the applications; the designer simply infers or instantiates a function in a
Verilog HDL, VHDL, Altera Hardware Description Language (AHDL), or
schematic design file.
Table 4. ACEX 1K Device Performance
Application
Resources
Used
LEs
EABs
-1
16-bit loadable counter
16-bit accumulator
16-to-1 multiplexer
(1)
16-bit multiplier with 3-stage pipeline(2)
256
×
16 RAM read cycle speed
(2)
256
×
16 RAM write cycle speed
(2)
Notes:
(1)
(2)
This application uses combinatorial inputs and outputs.
This application uses registered inputs and outputs.
Performance
Speed Grade
-2
232
232
4.5
131
196
143
Units
-3
185
185
6.6
93
143
111
MHz
MHz
ns
MHz
MHz
MHz
16
16
10
592
0
0
0
0
0
0
1
1
285
285
3.5
156
278
185
4
Altera Corporation