Z8 Encore! XP® 4K Series
Product Specification
229
Figure 38 and Table 146 provide timing information for UART pins for the case where
CTS is not used for flow control. DE asserts after the transmit data register has been writ-
ten. DE remains asserted for multiple characters as long as the transmit data register is
written with the next character before the current character has completed.
T2
DE
(Output)
TXD
(Output)
start
bit0
bit 1
bit 7 parity
stop
T1
end of
stop bit(s)
Figure 38. UART Timing Without CTS
Table 146. UART Timing Without CTS
Delay (ns)
Parameter
UART
Abbreviation
Minimum
Maximum
T
DE assertion to TXD falling edge (start bit) delay 1 * XIN
period
1 bit time
1
T
End of Stop Bit(s) to DE deassertion delay (Tx
data register is empty)
± 5
2
PS022815-0206
Electrical Characteristics